Singh et al., 2023 - Google Patents
A cortex m0 soc based iot platform for agricultural applicationsSingh et al., 2023
- Document ID
- 11502833885624999746
- Author
- Singh A
- Sharma T
- Grover D
- Goel K
- Deb S
- Publication year
- Publication venue
- 2023 IEEE International Symposium on Smart Electronic Systems (iSES)
External Links
Snippet
The agricultural sector forms an important part of the world economy. It is also plagued by various environmental and economic activities. IoT-based smart agriculture is increasingly being considered to counter these challenges. Most of the state-of-the-art IoT-based designs …
- 238000013461 design 0 abstract description 64
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5022—Logic simulation, e.g. for logic circuit operation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5036—Computer-aided design using simulation for analog modelling, e.g. for circuits, spice programme, direct methods, relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5072—Floorplanning, e.g. partitioning, placement
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/5054—Circuit design for user-programmable logic devices, e.g. field programmable gate arrays [FPGA]
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/505—Logic synthesis, e.g. technology mapping, optimisation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5077—Routing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for programme control, e.g. control unit
- G06F9/06—Arrangements for programme control, e.g. control unit using stored programme, i.e. using internal store of processing equipment to receive and retain programme
- G06F9/46—Multiprogramming arrangements
- G06F9/50—Allocation of resources, e.g. of the central processing unit [CPU]
- G06F9/5061—Partitioning or combining of resources
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/76—Architectures of general purpose stored programme computers
- G06F15/78—Architectures of general purpose stored programme computers comprising a single central processing unit
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/16—Combinations of two or more digital computers each having at least an arithmetic unit, a programme unit and a register, e.g. for a simultaneous processing of several programmes
- G06F15/163—Interprocessor communication
- G06F15/173—Interprocessor communication using an interconnection network, e.g. matrix, shuffle, pyramid, star, snowflake
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/78—Power analysis and optimization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/30—Information retrieval; Database structures therefor; File system structures therefor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/70—Fault tolerant, i.e. transient fault suppression
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/04—CAD in a network environment
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F1/00—Details of data-processing equipment not covered by groups G06F3/00 - G06F13/00, e.g. cooling, packaging or power supply specially adapted for computer application
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F8/00—Arrangements for software engineering
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Chin et al. | CGRA-ME: A unified framework for CGRA modelling and exploration | |
| Khailany et al. | A modular digital VLSI flow for high-productivity SoC design | |
| Anderson et al. | Cgra-me: An open-source framework for cgra architecture and cad research | |
| Bouden-Romdhane et al. | Quick-Turnaround ASIC Design in VHDL: Core-Based Behavioral Synthesis | |
| Li et al. | System level synthesis of hardware for DSP applications using pre-characterized function implementations | |
| CN108804380A (en) | The cascade Cycle accurate model of vector calculus hardware accelerator multinuclear | |
| Singh et al. | A cortex m0 soc based iot platform for agricultural applications | |
| Wang et al. | Demonstrating scalability of the checkerboard gpc with systemc tlm-2.0 | |
| Wang et al. | ATPlace2. 5D: Analytical thermal-aware chiplet placement framework for large-scale 2.5 D-IC | |
| Purvis et al. | An overview of hardware/software codesign | |
| Fauzan et al. | Physical Design of RISC-V based System-on-Chip using OpenLane | |
| Lysaght et al. | Guest editors' introduction: Advances in configurable computing | |
| Miramond et al. | OveRSoC: a framework for the exploration of RTOS for RSoC platforms | |
| Boutros | Reconfigurable Architectures for Deep Learning | |
| Chakravarthi | System on Chip (SOC) Design | |
| Nepomnyashchy et al. | High-Level design flows for VLSI circuit | |
| Barkalov et al. | Design of Embedded Systems | |
| Nguyen et al. | SoC, NoC and hierarchical bus implementations of applications on FPGAs using the FCUDA flow | |
| Burdina et al. | Cross-layer Exploration of 2.5 D Energy-Efficient Heterogeneous Chiplets Integration: From System Simulation to Open Hardware | |
| Ajayi | Rapid SoC Design: On Architectures, Methodologies and Frameworks | |
| Vacca | Study and Development of a Radiation-Hardened Implementation of the RISC-V Processor on Reconfigurable Devices | |
| Dérutin et al. | Design of a scalable network of communicating soft processors on FPGA | |
| Chen et al. | FCUDA-HB: Hierarchical and scalable bus architecture generation on fpgas with the FCUDA flow | |
| Castillo et al. | Low cost high performance reconfigurable computing | |
| Taraate | SOC Prototyping and Debug Techniques |