Van Marck et al., 1994 - Google Patents
Modeling and evaluating opto-electronic architecturesVan Marck et al., 1994
- Document ID
- 15525765838935112518
- Author
- Van Marck H
- Van Campenhout J
- Publication year
- Publication venue
- Optoelectronic Interconnects II
External Links
Snippet
Using optoelectronic interconnections in electronic systems offers interesting perspectives. In particular the ability to massively interconnect parallel electronic planes in free-space leads to systems with a much higher interconnectivity than would be possible using only …
- 230000005693 optoelectronics 0 title abstract description 26
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5036—Computer-aided design using simulation for analog modelling, e.g. for circuits, spice programme, direct methods, relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5077—Routing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5072—Floorplanning, e.g. partitioning, placement
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/505—Logic synthesis, e.g. technology mapping, optimisation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/82—Noise analysis and optimization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/12—Design for manufacturability
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/78—Power analysis and optimization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/30—Information retrieval; Database structures therefor; File system structures therefor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/02—Component-based CAD
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/70—Fault tolerant, i.e. transient fault suppression
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0263—High current adaptations, e.g. printed high current conductors or using auxiliary non-printed means; Fine and coarse circuit patterns on one circuit board
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0296—Conductive pattern lay-out details not covered by sub groups H05K1/02 - H05K1/0295
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06T—IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
- G06T17/00—Three dimensional [3D] modelling, e.g. data description of 3D objects
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06T—IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
- G06T2219/00—Indexing scheme for manipulating 3D models or images for computer graphics
- G06T2219/20—Indexing scheme for editing of 3D models
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Stroobandt | A priori wire length estimates for digital design | |
| US6185722B1 (en) | Three dimensional track-based parasitic extraction | |
| US7669152B1 (en) | Three-dimensional hierarchical coupling extraction | |
| US7865851B2 (en) | Capacitance extraction of intergrated circuits with floating fill | |
| Stroobandt et al. | Accurate interconnection length estimations for predictions early in the design cycle | |
| US6330704B1 (en) | Method and apparatus for three dimensional interconnect analysis | |
| Strooband et al. | An accurate interconnection length estimation for computer logic | |
| Van Marck et al. | Modeling and evaluating opto-electronic architectures | |
| US9256707B2 (en) | Trace routing according to freeform sketches | |
| Bai et al. | Timing-aware fill insertions with design-rule and density constraints | |
| JP2004326654A (en) | Wiring structure decision method | |
| Katopis et al. | MCM technology and design for the S/390 G5 system | |
| Husain | Models for interconnect capacitance extraction | |
| He et al. | Simultaneous buffer and interlayer via planning for 3D floorplanning | |
| Ozdal et al. | Algorithms for simultaneous escape routing and layer assignment of dense PCBs | |
| Xiong et al. | Full-chip routing optimization with RLC crosstalk budgeting | |
| Silva et al. | Efficient simulation of power grids | |
| US9773086B1 (en) | Methods, systems, and articles of manufacture for implementing coplanar waveguide transmission lines in electronic designs | |
| Dhumane et al. | Critical area driven dummy fill insertion to improve manufacturing yield | |
| Van der Meijs et al. | Accurate interconnect modeling: towards multi-million transistor chips as microwave circuits | |
| CN117390945A (en) | Super-multilayer parallel dielectric parasitic capacitance parameter extraction method based on random walk | |
| US5923568A (en) | Distributed capacitance estimations of interconnects within integrated circuits | |
| Jiang et al. | Module placement with pre-placed modules using the B*-tree representation | |
| Sabelka et al. | The state of the art in interconnect simulation | |
| Cho et al. | High-performance MCM routing |