Uno et al., 1985 - Google Patents
A parallel implementation of MOS digital circuit simulationUno et al., 1985
View PDF- Document ID
- 17320286057928039005
- Author
- Uno H
- Kinoshita H
- Kumagai S
- Shirakawa I
- Kodama S
- Publication year
- Publication venue
- Proc. Int'l Conf. Computer-Aided Design
External Links
Snippet
ABSTRACT A high speed MOS digital circuit simulation program PNAP-1 (Parallel Network Analysis Program) implemented on a special-purpose parallel computer system LINKS-1 is described. In LINKS-1, 64 node computers are linked radially to a root computer through a …
- 238000004088 simulation 0 title abstract description 108
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5036—Computer-aided design using simulation for analog modelling, e.g. for circuits, spice programme, direct methods, relaxation methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5022—Logic simulation, e.g. for logic circuit operation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5077—Routing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5018—Computer-aided design using simulation using finite difference methods or finite element methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/505—Logic synthesis, e.g. technology mapping, optimisation
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5072—Floorplanning, e.g. partitioning, placement
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/504—Formal methods
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5045—Circuit design
- G06F17/5054—Circuit design for user-programmable logic devices, e.g. field programmable gate arrays [FPGA]
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/10—Complex mathematical operations
- G06F17/11—Complex mathematical operations for solving equations, e.g. nonlinear equations, general mathematical optimization problems
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/30—Information retrieval; Database structures therefor; File system structures therefor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/78—Power analysis and optimization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/74—Symbolic schematics
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| Shin et al. | Mighty: a rip-up and reroute detailed router | |
| Lavagno et al. | EDA for IC implementation, circuit design, and process technology | |
| Kuh et al. | Recent advances in VLSI layout | |
| Kleinhans et al. | GORDIAN: VLSI placement by quadratic programming and slicing optimization | |
| Yang et al. | Balanced partitioning | |
| Cong et al. | Incremental physical design | |
| US6247164B1 (en) | Configurable hardware system implementing Boolean Satisfiability and method thereof | |
| Chiang et al. | A powerful global router: based on Steiner min-max trees. | |
| Dai | Hierarchical placement and floorplanning in BEAR | |
| Cong et al. | Multiway VLSI circuit partitioning based on dual net representation | |
| Ramachandran et al. | Combined topological and functionality-based delay estimation using a layout-driven approach for high-level applications | |
| Leeser et al. | High level synthesis and generating FPGAs with the BEDROC system | |
| Chatterjee et al. | A new simultaneous circuit partitioning and chip placement approach based on simulated annealing | |
| Allen | Performance-directed synthesis of VLSI systems | |
| Koch | Structured design implementation: a strategy for implementing regular datapaths on FPGAs | |
| Uno et al. | A parallel implementation of MOS digital circuit simulation | |
| Breuer et al. | Fundamental CAD algorithms | |
| Khatri et al. | Logic synthesis | |
| Nourani et al. | False path exclusion in delay analysis of RTL structures | |
| Hotz et al. | A Graphical System for Hierarchical Specifications and Checkups of VLSI Circuits’ | |
| Wu et al. | Partitioning algorithms for layout synthesis from register-transfer netlists | |
| Ammar et al. | A high density datapath compiler mixing random logic with optimized blocks | |
| Rijnders et al. | Design of a process-tolerant cell library for regular structures using symbolic layout and hierarchical compaction | |
| Brady et al. | Automatic placement and routing techniques for gate array and standard cell designs | |
| Bhattacharya et al. | Designing for high-level test generation |