CN113078066A - Manufacturing method of split gate power MOSFET device - Google Patents
Manufacturing method of split gate power MOSFET device Download PDFInfo
- Publication number
- CN113078066A CN113078066A CN202110342787.XA CN202110342787A CN113078066A CN 113078066 A CN113078066 A CN 113078066A CN 202110342787 A CN202110342787 A CN 202110342787A CN 113078066 A CN113078066 A CN 113078066A
- Authority
- CN
- China
- Prior art keywords
- etching
- groove
- oxide layer
- silicon nitride
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/023—Manufacture or treatment of FETs having insulated gates [IGFET] having multiple independently-addressable gate electrodes influencing the same channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/252—Source or drain electrodes for field-effect devices for vertical or pseudo-vertical devices
- H10D64/2527—Source or drain electrodes for field-effect devices for vertical or pseudo-vertical devices for vertical devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02B—CLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
- Y02B70/00—Technologies for an efficient end-user side electric power management and consumption
- Y02B70/10—Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
The invention provides a manufacturing method of a split gate power MOSFET device, which comprises the following steps: after a dielectric layer between the control gate and the separation gate is formed, depositing or thermally growing a sacrificial oxide layer, and depositing silicon nitride to fill the whole groove structure, wherein the silicon nitride is separated from the silicon layer in the MESA region through the sacrificial oxide; etching the silicon nitride to make the silicon nitride remained in the groove as a shielding layer for the next oxide layer etching; etching the oxide layer until the interface of the oxide layer is higher than the upper interface of the stepped separation gate, and then etching away the residual silicon nitride; and depositing polysilicon and etching back to form a control gate electrode. The device structure prepared by the invention has the advantages that the lower half part of the control grid is narrower, the grid-source capacitance Cgs can be greatly reduced, meanwhile, the cross-sectional area of the flowing grid current is increased by the upper half part of the control grid, the grid resistance is reduced on the premise of ensuring that the grid-source capacitance Cgs and the grid charge Qg are not degraded, and the aims of high switching speed and low switching loss are fulfilled.
Description
Technical Field
The invention belongs to the technical field of semiconductors, and particularly relates to a manufacturing method of a split gate power MOSFET device.
Background
With the continuous development of new fields of electronic information industry, power semiconductor devices also meet a new development peak, and meanwhile, higher requirements are put forward on the performance of power MOSFETs, and lower switching loss and higher working efficiency become the development trend of power devices. The advantages of the power VDMOS with high frequency and low power consumption are gradually shown, and the power VDMOS is widely applied to the fields of power management and the like. The structure of the split-gate power MOSFET device developed based on the Trench MOSFET device utilizes the capacitive coupling effect between the split-gate electrode shielding control gate electrode and the epitaxial layer to reduce the gate-drain parasitic capacitance Cgd. Meanwhile, the separated gate electrode is used as an in-vivo field plate to assist in depletion of carriers in the drift region, so that the doping concentration of the drift region of the device can be obviously improved, and the specific on-resistance can be reduced. However, split-gate power MOSFET devices introduce parasitic capacitance associated with the split-gate electrode: the capacitance between the drain and the split gate electrode Cds and the capacitance between the gate and the split gate electrode Cgs, the added parasitic capacitance, to some extent, offsets the advantage of the split gate MOSFET device in reducing the gate-drain capacitance Cgd. Higher input-output capacitance adversely affects the operating efficiency of the system, and it is now becoming more and more important to reduce the capacitance of the drain and gate to the split gate electrode in order to meet the demand for higher operating frequencies.
Therefore, in view of the above problems, it is necessary to reduce the parasitic capacitance associated with the split gate electrode in the conventional split gate MOSFET device, and the manufacturing method of the split gate power MOSFET device according to the present invention is proposed in this context.
Disclosure of Invention
The invention provides a manufacturing method of a split gate power MOSFET device, wherein the preparation process of a control gate electrode comprises the steps of depositing or thermally growing a sacrificial oxide layer after a dielectric layer between a control gate and a split gate is formed, and depositing silicon nitride to fill the whole groove structure, wherein the sacrificial oxide layer is used as an isolation layer between the silicon nitride and a silicon layer in an MESA region; etching the silicon nitride to enable the silicon nitride reserved in the groove to be used as a shielding layer for etching the oxide layer; and etching the oxide layer with a certain thickness, then etching the residual silicon nitride, depositing polysilicon, and etching back to form the control gate electrode. Compared with the preparation of the traditional separation gate power MOSFET device, the manufacturing method is easy to implement, a mask photoetching process is not required to be added, and the parasitic capacitance Cgs and the gate charge Qg between the control gate and the separation gate electrode in the traditional separation gate MOSFET device are obviously reduced by the obtained device structure while the manufacturing cost is not increased. Compared with the power MOSFET device with a separated gate reinforcing structure, which is proposed in Chinese invention patent 201910191166.9 of Qiagming, Wangzhenkang, Zhang wave and the like and U.S. invention patent US16/536333, the lower half part of the control gate electrode of the structure is narrower, so that the gate-source capacitance Cgs of the device can be greatly reduced, the switching speed of the device is improved, the switching loss is reduced, and meanwhile, the cross-sectional area of gate current flowing can be increased to a certain extent by controlling the upper half part of the gate electrode, so that the gate resistance value is reduced on the premise that the gate-source capacitance Cgs and the gate charge Qg are not degraded, and the aims of high switching speed and low switching loss are achieved. By adopting the stepped separated gate electrode structure, the electric field distribution of the drift region of the device can be more uniform, and the improvement of the breakdown voltage BV and the specific on-resistance Ron can be realized.
In order to achieve the purpose, the technical scheme of the invention is as follows:
a manufacturing method of a split gate power MOSFET device comprises the following steps:
1) forming a series of groove structures on the epitaxial layer, and forming a first dielectric layer on the inner walls of the groove structures;
2) depositing polycrystalline silicon in the groove structure to enable the polycrystalline silicon to fill the whole groove;
3) etching the polycrystalline silicon deposited in the step 2), and forming the lower half part of a stepped separation gate electrode in a control gate groove of the active region;
4) wet etching the first dielectric layer, and then depositing polycrystalline silicon in the groove structure to fill the whole groove with the polycrystalline silicon;
5) etching the polycrystalline silicon deposited in the step 4), and forming the upper half part of the stepped separation gate electrode in the control gate groove of the active region;
6) depositing and back-etching the upper parts of the stepped separation gates in the grooves of the active region to form a second dielectric layer;
7) thermally growing or depositing an oxide layer, and then depositing silicon nitride in the groove structure to fill the whole groove of the active region;
8) wet etching the silicon nitride deposited in the step 7) to enable the upper interface of the silicon nitride to be lower than the upper surface of the silicon layer in the MESA area of the platform area, and keeping the silicon nitride in the groove as a shielding layer for etching the oxide layer next;
9) etching the oxide layer by a wet method, and then etching the oxide layer by a dry method to enable an etched interface to be higher than an upper interface of the stepped separation gate; etching the residual silicon nitride in the groove by a wet method;
10) thermally growing the upper half part of the control gate groove in the active region to form a gate dielectric covering the side wall; then depositing polysilicon in the active region to fill the whole groove;
11) etching the polysilicon deposited in the step 9), and forming a control gate electrode on the upper half part in the control gate groove of the active region;
12) forming a second conductive type well region on the upper surface of the epitaxial layer, and forming a first conductive type source region in the second conductive type well region;
13) and depositing a dielectric layer, etching a source contact hole in the source region and the separation gate lead-out region, injecting metal and leading out a potential.
Preferably, the first dielectric layer formed in step 1) of the manufacturing method is made of a low-k material with k less than 3.9.
Preferably, the second dielectric layer formed in step 6) of the manufacturing method is made of a low-k material with k less than 3.9.
Preferably, step 7) of the manufacturing method controls the thickness of the thermally grown or deposited oxide layer to finally obtain the required width of the vertical part of the control gate electrode.
Preferably, after wet etching the oxide layer in step 9), the interface of the oxide layer is controlled to be lower than the upper interface of the silicon nitride retained in the trench and higher than the lower interface of the silicon nitride, and then the oxide layer is selectively dry etched.
Preferably, step 9) of the manufacturing method is implemented as follows:
9) dry etching the oxide layer, and controlling the distance between the etched interface and the upper interface of the stepped separation gate; the remaining silicon nitride in the trench is then wet etched away.
Preferably, in the manufacturing method, step 7) to step 9) use polysilicon instead of silicon nitride:
7) thermally growing or depositing an oxide layer, and then depositing polycrystalline silicon in the groove structure to fill the whole groove of the active region;
8) etching the polysilicon deposited in the step 7) to enable the upper interface to be lower than the upper surface of the silicon layer in the MESA area of the platform area, and using the polysilicon reserved in the groove as a shielding layer for the next oxide layer etching;
9) wet etching the oxide layer, and selecting a dry etching oxide layer to enable the etched interface to be higher than the upper interface of the stepped separation gate; the remaining polysilicon in the trench is then etched away.
The invention has the beneficial effects that: in the preparation process of the control gate electrode, silicon nitride or polysilicon is used as an etching shielding layer in the steps 7) to 9), polysilicon is deposited and etched back after an oxide layer is etched, the lower half part of the formed control gate electrode is narrower, the overlapping area of the formed control gate electrode and the stepped separation gate electrode is smaller, and the gate source capacitance Cgs can be greatly reduced. Meanwhile, the upper half part of the control gate electrode is obviously wider, so that the cross-sectional area for flowing of gate current is increased to a certain extent, and the gate resistance is effectively reduced. The manufacturing method is easy to implement, an additional mask photoetching process is not needed, and the obtained device structure has the characteristics of low gate charge and low gate resistance, so that the aims of high switching speed and low switching loss are fulfilled.
Drawings
Fig. 1 is a schematic structural diagram of a conventional split-gate power MOSFET device.
Fig. 2 is a schematic structural diagram of a split-gate power MOSFET device obtained by the manufacturing method of embodiment 1 according to the present invention.
Fig. 3 is a flowchart of a method for manufacturing a split-gate power MOSFET device according to embodiment 1 of the present invention, which is sequentially from left to right and from top to bottom.
FIG. 4 is a partial step diagram of a manufacturing method according to embodiment 2 of the present invention, which is used to replace the processes (j) to (k) in FIG. 3; the differences from the manufacturing method described in example 1 of the present invention are: and 9) directly dry-etching the oxide layer.
Fig. 5 is a schematic structural diagram of a split-gate power MOSFET device obtained by the manufacturing method according to embodiment 3 of the present invention.
Fig. 6 is a schematic structural diagram of a split-gate power MOSFET device obtained by the manufacturing method according to embodiment 4 of the present invention.
10 is a first conductive type substrate, 11 is a first conductive type epitaxial layer, 12 is a trench structure, 131 is a first dielectric layer, 132 is a second dielectric layer, 133 is a gate dielectric layer, 134 is a third dielectric layer, 14 is a sacrificial oxide layer, 15 is a shielding layer (silicon nitride or polysilicon), 16 is a split gate electrode, 17 is a control gate electrode, 18 is a second conductive type well region, 19 is a second conductive type heavily doped region, 20 is a first conductive type heavily doped source region, and 21 is a metal.
Detailed Description
The embodiments of the present invention are described below with reference to specific embodiments, and other advantages and effects of the present invention will be easily understood by those skilled in the art from the disclosure of the present specification. The invention is capable of other and different embodiments and of being practiced or of being carried out in various ways, and its several details are capable of modification in various respects, all without departing from the spirit and scope of the present invention.
Example 1
As shown in fig. 3, a method of manufacturing a split gate power MOSFET device includes the steps of:
1) forming a series of groove structures on the epitaxial layer, and forming a first dielectric layer on the inner walls of the groove structures;
2) depositing polycrystalline silicon in the groove structure to enable the polycrystalline silicon to fill the whole groove;
3) etching the polycrystalline silicon deposited in the step 2), and forming the lower half part of a stepped separation gate electrode in a control gate groove of the active region;
4) wet etching the first dielectric layer, and then depositing polycrystalline silicon in the groove structure to fill the whole groove with the polycrystalline silicon;
5) etching the polycrystalline silicon deposited in the step 4), and forming the upper half part of the stepped separation gate electrode in the control gate groove of the active region;
6) depositing and back-etching the upper parts of the stepped separation gates in the grooves of the active region to form a second dielectric layer;
7) thermally growing or depositing an oxide layer, and then depositing silicon nitride in the groove structure to fill the whole groove of the active region;
8) wet etching the silicon nitride deposited in the step 7) to enable the upper interface of the silicon nitride to be lower than the upper surface of the silicon layer in the MESA area of the platform area, and keeping the silicon nitride in the groove as a shielding layer for etching the oxide layer next;
9) etching the oxide layer by a wet method, and then etching the oxide layer by a dry method to enable an etched interface to be higher than an upper interface of the stepped separation gate; etching the residual silicon nitride in the groove by a wet method;
10) thermally growing the upper half part of the control gate groove in the active region to form a gate dielectric covering the side wall; then depositing polysilicon in the active region to fill the whole groove;
11) etching the polysilicon deposited in the step 9), and forming a control gate electrode on the upper half part in the control gate groove of the active region;
12) forming a second conductive type well region on the upper surface of the epitaxial layer, and forming a first conductive type source region in the second conductive type well region;
13) and depositing a dielectric layer, etching a source contact hole in the source region and the separation gate lead-out region, injecting metal and leading out a potential.
Preferably, step 7) of the manufacturing method can control the thickness of the thermally grown or deposited oxide layer to finally obtain the desired width of the vertical portion of the control gate electrode.
Preferably, after the wet etching of the oxide layer in step 9) of the manufacturing method, the interface of the oxide layer should be controlled to be lower than the upper interface of the silicon nitride retained in the trench and higher than the lower interface of the silicon nitride, and then the dry etching of the oxide layer with a certain thickness is selected.
Preferably, steps 7) to 9) of the manufacturing method use polysilicon instead of silicon nitride:
7) thermally growing or depositing an oxide layer, and then depositing polycrystalline silicon in the groove structure to fill the whole groove of the active region;
8) etching the polysilicon deposited in the step 7) to enable the upper interface to be lower than the upper surface of the silicon layer in the MESA area of the platform area, and using the polysilicon reserved in the groove as a shielding layer for the next oxide layer etching;
9) wet etching the oxide layer, and selecting a dry etching oxide layer to enable the etched interface to be higher than the upper interface of the stepped separation gate; the remaining polysilicon in the trench is then etched away.
Example 2
As shown in fig. 4, the present embodiment provides a part of steps of a manufacturing method of a split-gate power MOSFET device, which is used to replace the processes (j) - (k) in fig. 3, and the difference between the present embodiment and the manufacturing method described in embodiment 1 is that step 9) can be implemented as follows:
9) dry etching the oxide layer, and controlling to keep a certain distance between the etched interface and the upper interface of the stepped separation gate; etching the residual silicon nitride in the groove by a wet method;
example 3
As shown in fig. 5, the present embodiment is different from the manufacturing method described in embodiment 1 in that: the first dielectric layer surrounding the separation gate electrode formed in the step 1) is made of a low-k material with k less than 3.9 instead of silicon dioxide, so that the source-drain capacitance can be further reduced.
Example 4
As shown in fig. 6, the present embodiment is different from the manufacturing method described in embodiment 1 in that: and the second dielectric layer formed in the step 6) adopts a low-k material with k less than 3.9 to replace silicon dioxide, so that the gate-source capacitance can be further reduced.
While the present invention has been particularly shown and described with reference to the preferred embodiments, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Claims (7)
1. A manufacturing method of a split gate power MOSFET device is characterized by comprising the following steps:
1) forming a series of groove structures on the epitaxial layer, and forming a first dielectric layer on the inner walls of the groove structures;
2) depositing polycrystalline silicon in the groove structure to enable the polycrystalline silicon to fill the whole groove;
3) etching the polycrystalline silicon deposited in the step 2), and forming the lower half part of a stepped separation gate electrode in a control gate groove of the active region;
4) wet etching the first dielectric layer, and then depositing polycrystalline silicon in the groove structure to fill the whole groove with the polycrystalline silicon;
5) etching the polycrystalline silicon deposited in the step 4), and forming the upper half part of the stepped separation gate electrode in the control gate groove of the active region;
6) depositing and back-etching the upper parts of the stepped separation gates in the grooves of the active region to form a second dielectric layer;
7) thermally growing or depositing an oxide layer, and then depositing silicon nitride in the groove structure to fill the whole groove of the active region;
8) wet etching the silicon nitride deposited in the step 7) to enable the upper interface of the silicon nitride to be lower than the upper surface of the silicon layer in the MESA area of the platform area, and keeping the silicon nitride in the groove as a shielding layer for etching the oxide layer next;
9) etching the oxide layer by a wet method, and then etching the oxide layer by a dry method to enable an etched interface to be higher than an upper interface of the stepped separation gate; etching the residual silicon nitride in the groove by a wet method;
10) thermally growing the upper half part of the control gate groove in the active region to form a gate dielectric covering the side wall; then depositing polysilicon in the active region to fill the whole groove;
11) etching the polysilicon deposited in the step 9), and forming a control gate electrode on the upper half part in the control gate groove of the active region;
12) forming a second conductive type well region on the upper surface of the epitaxial layer, and forming a first conductive type source region in the second conductive type well region;
13) and depositing a dielectric layer, etching a source contact hole in the source region and the separation gate lead-out region, injecting metal and leading out a potential.
2. The method of claim 1, wherein the step of forming the split-gate power MOSFET comprises: the first dielectric layer formed in the step 1) is made of a low-k material with k less than 3.9.
3. The method of claim 1, wherein the step of forming the split-gate power MOSFET comprises: the second dielectric layer formed in the step 6) is made of a low-k material with k less than 3.9.
4. The method of claim 1, wherein the step of forming the split-gate power MOSFET comprises: and 7) controlling the thickness of the oxide layer thermally grown or deposited in the step 7) to finally obtain the width of the vertical part of the control gate electrode meeting the requirement.
5. The method of claim 1, wherein the step of forming the split-gate power MOSFET comprises: and 9) after wet etching the oxide layer, controlling the interface of the oxide layer to be lower than the upper interface of the silicon nitride reserved in the groove and higher than the lower interface of the silicon nitride, and then selecting a dry etching method to etch the oxide layer.
6. The method of claim 1, wherein step 9) is implemented by:
9) dry etching the oxide layer, and controlling the distance between the etched interface and the upper interface of the stepped separation gate; the remaining silicon nitride in the trench is then wet etched away.
7. The method of claim 1, wherein polysilicon is used in place of silicon nitride in steps 7) to 9):
7) thermally growing or depositing an oxide layer, and then depositing polycrystalline silicon in the groove structure to fill the whole groove of the active region;
8) etching the polysilicon deposited in the step 7) to enable the upper interface to be lower than the upper surface of the silicon layer in the MESA area of the platform area, and using the polysilicon reserved in the groove as a shielding layer for the next oxide layer etching;
9) wet etching the oxide layer, and selecting a dry etching oxide layer to enable the etched interface to be higher than the upper interface of the stepped separation gate; the remaining polysilicon in the trench is then etched away.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN202110342787.XA CN113078066B (en) | 2021-03-30 | 2021-03-30 | Manufacturing method of split gate power MOSFET device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN202110342787.XA CN113078066B (en) | 2021-03-30 | 2021-03-30 | Manufacturing method of split gate power MOSFET device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN113078066A true CN113078066A (en) | 2021-07-06 |
| CN113078066B CN113078066B (en) | 2023-05-26 |
Family
ID=76611870
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN202110342787.XA Active CN113078066B (en) | 2021-03-30 | 2021-03-30 | Manufacturing method of split gate power MOSFET device |
Country Status (1)
| Country | Link |
|---|---|
| CN (1) | CN113078066B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN113539833A (en) * | 2021-07-23 | 2021-10-22 | 电子科技大学 | A kind of manufacturing method of split gate power MOSFET device |
| CN114023647A (en) * | 2021-10-12 | 2022-02-08 | 上海华虹宏力半导体制造有限公司 | Shielded gate trench MOSFET and method of making the same |
Citations (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6406987B1 (en) * | 1998-09-08 | 2002-06-18 | Taiwan Semiconductor Manufacturing Company | Method for making borderless contacts to active device regions and overlaying shallow trench isolation regions |
| JP2004172488A (en) * | 2002-11-21 | 2004-06-17 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| US20080035987A1 (en) * | 2006-08-08 | 2008-02-14 | Francois Hebert | Inverted-trench grounded-source fet structure using conductive substrates, with highly doped substrates |
| CN101719516A (en) * | 2009-11-20 | 2010-06-02 | 苏州硅能半导体科技股份有限公司 | Low gate charge deep trench power MOS device and manufacturing method thereof |
| US20140015041A1 (en) * | 2012-07-13 | 2014-01-16 | Ubiq Semiconductor Corp. | Trench gate mosfet |
| CN105957895A (en) * | 2016-06-23 | 2016-09-21 | 无锡新洁能股份有限公司 | Groove type power MOSFET device and manufacturing method thereof |
| US20170062586A1 (en) * | 2015-04-17 | 2017-03-02 | Su Zhou Oriental Semiconductor Co., Ltd. | Method for manufacturing split-gate power device |
| CN108598165A (en) * | 2018-04-19 | 2018-09-28 | 张帅 | Shielded gate field effect transistor and manufacturing method thereof (cylindrical) |
| CN110223919A (en) * | 2018-03-02 | 2019-09-10 | 福建晋润半导体技术有限公司 | A kind of shield grid groove power MOSFET structure and preparation method thereof reducing conducting resistance |
| CN110504310A (en) * | 2019-08-29 | 2019-11-26 | 电子科技大学 | A RET IGBT with self-biased PMOS and its manufacturing method |
| US10720524B1 (en) * | 2019-03-12 | 2020-07-21 | University Of Electronic Science And Technology Of China | Split-gate enhanced power MOS device |
| CN111524976A (en) * | 2020-04-28 | 2020-08-11 | 电子科技大学 | Power MOS device with low grid charge and manufacturing method thereof |
| CN111883583A (en) * | 2020-07-31 | 2020-11-03 | 上海华虹宏力半导体制造有限公司 | Shielded gate trench power device and method of making the same |
| CN112382658A (en) * | 2020-08-28 | 2021-02-19 | 电子科技大学 | Low gate charge device with stepped discrete shield trenches and method of making the same |
| CN112420844A (en) * | 2020-11-19 | 2021-02-26 | 电子科技大学 | Low gate resistance power MOSFET device with split gate enhancement structure and method |
-
2021
- 2021-03-30 CN CN202110342787.XA patent/CN113078066B/en active Active
Patent Citations (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6406987B1 (en) * | 1998-09-08 | 2002-06-18 | Taiwan Semiconductor Manufacturing Company | Method for making borderless contacts to active device regions and overlaying shallow trench isolation regions |
| JP2004172488A (en) * | 2002-11-21 | 2004-06-17 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| US20080035987A1 (en) * | 2006-08-08 | 2008-02-14 | Francois Hebert | Inverted-trench grounded-source fet structure using conductive substrates, with highly doped substrates |
| CN101719516A (en) * | 2009-11-20 | 2010-06-02 | 苏州硅能半导体科技股份有限公司 | Low gate charge deep trench power MOS device and manufacturing method thereof |
| US20140015041A1 (en) * | 2012-07-13 | 2014-01-16 | Ubiq Semiconductor Corp. | Trench gate mosfet |
| US20170062586A1 (en) * | 2015-04-17 | 2017-03-02 | Su Zhou Oriental Semiconductor Co., Ltd. | Method for manufacturing split-gate power device |
| CN105957895A (en) * | 2016-06-23 | 2016-09-21 | 无锡新洁能股份有限公司 | Groove type power MOSFET device and manufacturing method thereof |
| CN110223919A (en) * | 2018-03-02 | 2019-09-10 | 福建晋润半导体技术有限公司 | A kind of shield grid groove power MOSFET structure and preparation method thereof reducing conducting resistance |
| CN108598165A (en) * | 2018-04-19 | 2018-09-28 | 张帅 | Shielded gate field effect transistor and manufacturing method thereof (cylindrical) |
| US10720524B1 (en) * | 2019-03-12 | 2020-07-21 | University Of Electronic Science And Technology Of China | Split-gate enhanced power MOS device |
| CN110504310A (en) * | 2019-08-29 | 2019-11-26 | 电子科技大学 | A RET IGBT with self-biased PMOS and its manufacturing method |
| CN111524976A (en) * | 2020-04-28 | 2020-08-11 | 电子科技大学 | Power MOS device with low grid charge and manufacturing method thereof |
| CN111883583A (en) * | 2020-07-31 | 2020-11-03 | 上海华虹宏力半导体制造有限公司 | Shielded gate trench power device and method of making the same |
| CN112382658A (en) * | 2020-08-28 | 2021-02-19 | 电子科技大学 | Low gate charge device with stepped discrete shield trenches and method of making the same |
| CN112420844A (en) * | 2020-11-19 | 2021-02-26 | 电子科技大学 | Low gate resistance power MOSFET device with split gate enhancement structure and method |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN113539833A (en) * | 2021-07-23 | 2021-10-22 | 电子科技大学 | A kind of manufacturing method of split gate power MOSFET device |
| CN113539833B (en) * | 2021-07-23 | 2023-04-25 | 电子科技大学 | Manufacturing method of split gate power MOSFET device |
| CN114023647A (en) * | 2021-10-12 | 2022-02-08 | 上海华虹宏力半导体制造有限公司 | Shielded gate trench MOSFET and method of making the same |
Also Published As
| Publication number | Publication date |
|---|---|
| CN113078066B (en) | 2023-05-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN111524976B (en) | A low gate charge power MOS device and its manufacturing method | |
| US6956264B2 (en) | Trenched semiconductor devices and their manufacture | |
| US6833583B2 (en) | Edge termination in a trench-gate MOSFET | |
| US8076719B2 (en) | Semiconductor device structures and related processes | |
| EP1170803A2 (en) | Trench gate MOSFET and method of making the same | |
| CN104779166B (en) | A kind of plough groove type divides grid power device and its manufacture method | |
| US8604541B2 (en) | Structure and fabrication process of super junction MOSFET | |
| US20190027596A1 (en) | Sgt mosfet with adjustable crss and ciss | |
| US6620669B2 (en) | Manufacture of trench-gate semiconductor devices | |
| CN114050187A (en) | An integrated trench gate power semiconductor transistor with low characteristic on-resistance | |
| CN104103694A (en) | Trench type insulated gate field effect transistor and manufacture method thereof | |
| CN112420844A (en) | Low gate resistance power MOSFET device with split gate enhancement structure and method | |
| CN110010692B (en) | A power semiconductor device and its manufacturing method | |
| CN113078066A (en) | Manufacturing method of split gate power MOSFET device | |
| CN104103693A (en) | U-groove power device and manufacturing method thereof | |
| US8357971B2 (en) | Trench gate MOSFET and method of manufacturing the same | |
| CN106298884A (en) | Optimize groove power MOS transistor device and the manufacture method thereof of FOM value | |
| CN113539833B (en) | Manufacturing method of split gate power MOSFET device | |
| CN101211965A (en) | Extreme circular hole shielded gate trench MOSFET device and process for producing same | |
| CN222051776U (en) | Double-trench SGT device with double-layer field plate | |
| US20240395930A1 (en) | Lateral power semiconductor device | |
| CN120812990A (en) | Shielding gate groove type device structure and manufacturing method thereof | |
| EP4430669A1 (en) | Shielded gate trench power mosfet with high-k shield dielectric |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PB01 | Publication | ||
| PB01 | Publication | ||
| SE01 | Entry into force of request for substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| GR01 | Patent grant | ||
| GR01 | Patent grant |