[go: up one dir, main page]

US20020019905A1 - Flexible memory channel - Google Patents

Flexible memory channel Download PDF

Info

Publication number
US20020019905A1
US20020019905A1 US09/252,173 US25217399A US2002019905A1 US 20020019905 A1 US20020019905 A1 US 20020019905A1 US 25217399 A US25217399 A US 25217399A US 2002019905 A1 US2002019905 A1 US 2002019905A1
Authority
US
United States
Prior art keywords
memory
mcx
memory channel
address
data
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/252,173
Other versions
US6381687B2 (en
Inventor
Stefan Sandstrom
Stefan Lundberg
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Axis AB
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to AXIS AB reassignment AXIS AB ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LUNDBERG, STEFAN, SANDSTROM, STEFAN
Publication of US20020019905A1 publication Critical patent/US20020019905A1/en
Application granted granted Critical
Publication of US6381687B2 publication Critical patent/US6381687B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1668Details of memory controller
    • G06F13/1684Details of memory controller using multiple buses
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer

Definitions

  • the present invention relates generally to memory channel means, and more particularly to memory channel means comprising several memory channels transferring data streams between different blocks and an internal memory means on a data chip.
  • General purpose and special purpose chips comprise many different blocks such as a CPU, control circuits, I/O-ports, memory units, registers etc., exchanging data, usually by means of an internal bus.
  • a bus is a set of connectors designed to transfer data either unidirectionally or bidirectionally. Some buses are dedicated buses, i.e. buses having a unique source and destination. Thus, if n blocks have to be interconnected by buses in all possible ways, n(n ⁇ 1) dedicated buses are required. Generally, bus drivers and logic circuits are required to control the buses. These designs involve considerable costs, and therefore buses which can connect one of several sources to one of several destinations are used. However, this design with fewer buses requires more complex logic circuits and bus controllers.
  • I/O buses are classified as CPU-memory buses or I/O buses.
  • I/O buses may be lengthy and interconnect many types of devices, having a wide range in the data bandwidth of the devices.
  • CPU-memory buses are short, high speed buses and designed to maximize CPU-memory bandwidth.
  • single buses for both memory and I/O devices are available.
  • DCAMTM-101 from LSI Logic Corporation is a special purpose chip for digital still cameras. It contains different functions needed to preview, capture, compress, filter, store, transfer and display digital images. Consequently, the DCAMTM-101 chip comprises several blocks and units, such as a CPU, memory units, different I/O interfaces, and control blocks etc., all of which exchange data through a traditional internal bus.
  • Such a traditional bus enables only passive transmission of data between different blocks on the chip, i.e. the data is not manipulated in any way during the transfer.
  • the main object of the present invention is to provide an improved memory channel means in order to move data streams between different blocks on a chip and simultaneously manipulate the data being transferred.
  • Another object of the invention is to change the order of the data within the data streams.
  • a further object of the invention is to provide an improved memory channel means, which reduces the required memory capacity on the chip.
  • Still another object of the invention is to obtain regular addressing schemes.
  • An additional object of the invention is to provide memory channels and address generators operating in parallel and accessing the memory independent of each other.
  • a flexible memory channel means comprising several memory channels, each channel having source and destination data stream interfaces, wherein each interface is connectable to different blocks, and a flexible address generator generating source and destination addresses for the internal memory, and will be apparent from the following detailed description in conjunction with the drawings.
  • FIG. 1 is a block diagram of a special purpose chip comprising a flexible memory channel means according to the invention
  • FIG. 2 is a block diagram of an embodiment of the memory channel means in FIG. 1 in further detail
  • FIG. 3A is a block diagram of a first embodiment of a memory channel according to the invention.
  • FIG. 3B is a block diagram of a second embodiment of a memory channel according to the invention.
  • FIG. 4A is a block diagram of a first embodiment of an address generator according to the invention.
  • FIG. 4B is a block diagram of a second embodiment of an address generator according to the invention.
  • FIG. 5 is a table illustrating the method of address generation by the second embodiment of the address generator according to the invention.
  • FIG. 6 is a table illustrating possible connections between data sources and destinations on the special purpose chip in FIG. 1.
  • the present invention is a flexible memory channel means, transferring data streams between different blocks and an internal memory means on preferably a special purpose chip such as a chip for a digital imaging system. host, but is stored in the RAM 1 via the destination data stream interface of the fourth memory channel MC 4 for later retrieval.
  • Some image operations require external memory support. Overloading of still images, such as putting a clock on the image, implies external memory accesses, wherein data are read from the external memory via an external RAM interface 11 and stored in the RAM 1 via for example the destination data stream interface of the second memory channel MC 2 .
  • the overload operation is performed by a blitter 12 .
  • Image data are read from the RAM I via the source data stream interface of either of the second and the third memory channels MC 2 and MC 3 , and the data are manipulated by the blitter 12 and stored back in the RAM 1 via the destination data stream interface of the first and fourth memory channels MCI and MC 4 .
  • an on chip CPU 13 In order to control the memory channel means 2 , the RAM 1 and the other blocks on the chip, an on chip CPU 13 , is provided.
  • Additional memory units or RAMs 14 are provided for support of some of the blocks in order to make them operate properly and a general I/O interface 15 is also provided for the communication between the chip and other external I/O devices.
  • the memory channel means 2 comprising six memory channels in the embodiment.
  • Each memory channel has at least two data stream interfaces—a source and a destination—and an associated address generator.
  • the first, second and third memory channels MC 1 , MC 2 , and MC 3 are provided with advanced address generators, while the fourth, fifth and sixth memory channels MC 4 , MC 5 , and MC 6 are provided with simple address generators.
  • An embodiment of the memory channels MC 4 -MC 6 provided with a simple address generator 16 , an address decoder 17 , and a data channel 18 is illustrated in FIG.
  • each memory channel comprises control means, software and/or hardware for a suitable operation. This is, however, obvious for the man skilled in the art.
  • the simple address generator generates consecutive source and destination addresses, while the advanced address generator provides more complicated address schemes.
  • each address generator comprises control means, software and/or hardware for a suitable operation.
  • MCx_CNT word counter (number of words to be transferred)
  • MCx_PTR address pointer (current address)
  • MCx_STRO stride value 0
  • MCx_CTRL control register bit 0 - source/destination control 1 - destination 0 - source bit 1 - minor stride enable bit 2 - major stride enable bit 3 - mega stride enable
  • MCx_CNT1 minor count (number of consecutive accesses)
  • MCx_STR1 minor stride (added to the address pointer MCx_PTR every minor count access)
  • MCx_CNT2 major count (number of consecutive minor cycles)
  • MCx_STR2 major stride (added to the address pointer MCx_PTR after major count minor cycles)
  • three different stride registers MCx_STR1, MCx_STR2 and MCx_STR3 can be loaded with stride values.
  • the values are used by the address calculator 23 in the address generator 19 in order to provide the next address depending on the state of the stride unit.
  • the state is controlled by three different stride counters, counting each time the address is updated and the subsequent lower stride counter is zero. When the counter is zero the counter is reloaded with a pre-storedstart value. This is repeated until the transmission is completed, which is controlled by the current memory channel MC1-MC6. All registers are loaded in a particular order.
  • the word counter MCx_CNT of the memory channel counts the number of received words from the source—block or memory—and not the number of transferred words. Since the memory channel has a FIFO means, comprising a two step queue in the embodiment the counter value of the MCx_CNT does not give a reliable indication of a completed transfer. Therefore, the memory channel means 2 is provided with a memory channel status register MC_STATUS of 6 bits, wherein each bit is associated with a particular memory channel, e.g. bit 0 is associated with the first memory channel MC 1 . The bit is set if the transfer has been completed, or has not been initiated, and the bit is not set if a transfer is in progress.
  • access to the RAM 1 is performed by means of the memory channel means 2 and its memory channels having source and destination data stream interfaces, respectively, and its address generators.
  • the simple address generator is capable of generating consecutive addresses.
  • a transfer only requiring a simple address generation a start address is generated and written in the MCx_PTR register and a start value is written in the word counter MCx_CNT.
  • the data transfer progresses on a word by word basis in the embodiment. When the transfer is complete the associated bit in the memory channel status register MC-STATUS is set.
  • the advanced address generator comprises counter means, wherein each counter means is associated with a stored stride value.
  • the first counter means including the first counter register MCx_CNT1 is decremented for every word transferred until it reaches zero, wherein a corresponding stride value stored in the first stride register MCx_STR1 is added to the current address in the address register MCx_PTR.
  • a stride state means generates control signals for the counter registers.
  • the first counter register MCx_CNT1 is reloaded with a predetermined value.
  • At least one other counter is decremented every time its previous counter means reaches zero, wherein its associated stride value is added to the current address in the address register MCx_PTR and the consecutive counter means is reloaded with a predetermined value.
  • two additional counters MCx_CNT2 and MCx_CNT3 are provided, as described above. Hence, when MCx_CNT1 becomes zero the second counter MCx_CNT2 is decremented. The MCx_CNT3 is decremented when the second counter becomes zero.
  • the address generator receives an update signal from the memory channel one cycle after the address is used, hence, the address is generated one cycle in advance.
  • Each memory channel MC 1 -MC 6 operates in two different modes, source and destination.
  • data is received from a block and transferred to the RAM 1 .
  • an update signal is generated in the memory channel and is sent to the address generator.
  • a transfer counter in each memory channel counts the number of words read from the block connected to the particular channel into a FIFO queue means in the memory channel. As long as data is present in the FIFO the memory channel requests for a memory cycle and the address generator generates the next address.
  • a signal is received from a memory controller.
  • the transfer counter counts the number of words read from the current memory channel into the FIFO. As long as data is present in the FIFO it is transferred to the connected block with a data rate suitable for the block.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
  • Data Exchanges In Wide-Area Networks (AREA)
  • Image Processing (AREA)
  • Information Transfer Systems (AREA)

Abstract

A memory channel means transferring data streams between different blocks and an internal memory means on a data chip, wherein said memory channel means comprises several memory channels. Each channel has source and destination data stream interfaces, wherein each interface is connectable to different blocks, and a flexible address generator generating source and destination addresses for the internal memory means, wherein the order of the data being transferred is changed.

Description

    PRIORITY CLAIMED
  • This application claims the benefit of priority to Swedish Application No. 9804529-7, filed on Dec. 23, 1998, entitled, Flexible Memory Channel, which is incorporated by reference as if fully set forth herein. [0001]
  • BACKGROUND OF INVENTION
  • 1. Field of the Invention [0002]
  • The present invention relates generally to memory channel means, and more particularly to memory channel means comprising several memory channels transferring data streams between different blocks and an internal memory means on a data chip. [0003]
  • 2. Description of the Prior Art [0004]
  • General purpose and special purpose chips comprise many different blocks such as a CPU, control circuits, I/O-ports, memory units, registers etc., exchanging data, usually by means of an internal bus. A bus is a set of connectors designed to transfer data either unidirectionally or bidirectionally. Some buses are dedicated buses, i.e. buses having a unique source and destination. Thus, if n blocks have to be interconnected by buses in all possible ways, n(n−1) dedicated buses are required. Generally, bus drivers and logic circuits are required to control the buses. These designs involve considerable costs, and therefore buses which can connect one of several sources to one of several destinations are used. However, this design with fewer buses requires more complex logic circuits and bus controllers. [0005]
  • Traditional buses are classified as CPU-memory buses or I/O buses. I/O buses may be lengthy and interconnect many types of devices, having a wide range in the data bandwidth of the devices. On the other hand CPU-memory buses are short, high speed buses and designed to maximize CPU-memory bandwidth. Also single buses for both memory and I/O devices are available. [0006]
  • DCAM™-101 from LSI Logic Corporation is a special purpose chip for digital still cameras. It contains different functions needed to preview, capture, compress, filter, store, transfer and display digital images. Consequently, the DCAM™-101 chip comprises several blocks and units, such as a CPU, memory units, different I/O interfaces, and control blocks etc., all of which exchange data through a traditional internal bus. [0007]
  • Such a traditional bus enables only passive transmission of data between different blocks on the chip, i.e. the data is not manipulated in any way during the transfer. [0008]
  • SUMMARY OF THE INVENTION
  • The main object of the present invention is to provide an improved memory channel means in order to move data streams between different blocks on a chip and simultaneously manipulate the data being transferred. [0009]
  • Another object of the invention is to change the order of the data within the data streams. [0010]
  • A further object of the invention is to provide an improved memory channel means, which reduces the required memory capacity on the chip. [0011]
  • Still another object of the invention is to obtain regular addressing schemes. [0012]
  • An additional object of the invention is to provide memory channels and address generators operating in parallel and accessing the memory independent of each other. [0013]
  • These and other objects, features and advantages of the invention are accomplished by a flexible memory channel means according to the invention, comprising several memory channels, each channel having source and destination data stream interfaces, wherein each interface is connectable to different blocks, and a flexible address generator generating source and destination addresses for the internal memory, and will be apparent from the following detailed description in conjunction with the drawings.[0014]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In order to explain the invention in more detail and the advantages and features of the invention references in the following detailed description of the preferred embodiment are made to the accompanying drawings, in which [0015]
  • FIG. 1 is a block diagram of a special purpose chip comprising a flexible memory channel means according to the invention, [0016]
  • FIG. 2 is a block diagram of an embodiment of the memory channel means in FIG. 1 in further detail, [0017]
  • FIG. 3A is a block diagram of a first embodiment of a memory channel according to the invention, [0018]
  • FIG. 3B is a block diagram of a second embodiment of a memory channel according to the invention, [0019]
  • FIG. 4A is a block diagram of a first embodiment of an address generator according to the invention, [0020]
  • FIG. 4B is a block diagram of a second embodiment of an address generator according to the invention, [0021]
  • FIG. 5 is a table illustrating the method of address generation by the second embodiment of the address generator according to the invention, and [0022]
  • FIG. 6 is a table illustrating possible connections between data sources and destinations on the special purpose chip in FIG. 1.[0023]
  • DETAILED DESCRIPTION OF THE INVENTION
  • The present invention is a flexible memory channel means, transferring data streams between different blocks and an internal memory means on preferably a special purpose chip such as a chip for a digital imaging system. host, but is stored in the [0024] RAM 1 via the destination data stream interface of the fourth memory channel MC4 for later retrieval.
  • Some image operations require external memory support. Overloading of still images, such as putting a clock on the image, implies external memory accesses, wherein data are read from the external memory via an [0025] external RAM interface 11 and stored in the RAM 1 via for example the destination data stream interface of the second memory channel MC2. The overload operation is performed by a blitter 12. Image data are read from the RAM I via the source data stream interface of either of the second and the third memory channels MC2 and MC3, and the data are manipulated by the blitter 12 and stored back in the RAM 1 via the destination data stream interface of the first and fourth memory channels MCI and MC4.
  • In order to control the memory channel means [0026] 2, the RAM 1 and the other blocks on the chip, an on chip CPU 13, is provided.
  • Additional memory units or [0027] RAMs 14 are provided for support of some of the blocks in order to make them operate properly and a general I/O interface 15 is also provided for the communication between the chip and other external I/O devices.
  • As mentioned above, access to the [0028] internal RAM 1 is made through the memory channel means 2 according to the invention, comprising six memory channels in the embodiment. Each memory channel has at least two data stream interfaces—a source and a destination—and an associated address generator. The first, second and third memory channels MC1, MC2, and MC3 are provided with advanced address generators, while the fourth, fifth and sixth memory channels MC4, MC5, and MC6 are provided with simple address generators. An embodiment of the memory channels MC4-MC6 provided with a simple address generator 16, an address decoder 17, and a data channel 18 is illustrated in FIG. 3A, and an embodiment of the memory channels MC1-MC3 provided with an advanced address generator 19, an address decoder 20, and a data channel 21 is illustrated in FIG. 3B. Additionally, each memory channel comprises control means, software and/or hardware for a suitable operation. This is, however, obvious for the man skilled in the art.
  • The simple address generator generates consecutive source and destination addresses, while the advanced address generator provides more complicated address schemes. [0029]
  • All address generators of the same kind—simple or advanced—have the same set of registers MCx_Yyyy, wherein MCx is the Memory Channel x (x: 1-3 for advanced and 4-6 for simple generators) and YYYy is the kind of register. [0030]
  • In the preferred embodiment of the invention the following registers are available in the [0031] advanced address generator 19 and the simple address generator 16, respectively, also shown in FIGS. 4A and 4B. Additionally, an address calculator 22 is provided in the simple address generator 16 and an address calculator 23 is provided in the advanced address generator 19. Further, it is obvious for the man skilled in the art that each address generator comprises control means, software and/or hardware for a suitable operation.
    Advanced address registers (1-3)
    MCx_CNT: word counter (number of words to be transferred)
    MCx_PTR: address pointer (current address)
    MCx_STRO: stride value 0
    MCx_CTRL: control register
    bit 0 - source/destination control
     1 - destination
     0 - source
    bit 1 - minor stride enable
    bit 2 - major stride enable
    bit 3 - mega stride enable
    MCx_CNT1: minor count (number of consecutive accesses)
    MCx_STR1: minor stride (added to the address pointer MCx_PTR
    every minor count access)
    MCx_CNT2: major count (number of consecutive minor cycles)
    MCx_STR2: major stride (added to the address pointer MCx_PTR
    after major count minor cycles)
    MCx_CNT3 mega count (number of consecutive major cycles)
    MCx_STR3 mega stride (added to the address pointer MCx_PTR
    after mega count major cycles)
    MCx_SEL source/destination selection
    Simple address registers (4-6)
    MCx_CNT: word counter (number of words to be transferred)
    MCx_PTR: address pointer (current address)
    MCx_CTRL: control register
    bit 0 - source/destination control
     1 - destination
     0 - source
    MCx_SEL source/destination selection
  • Thus, three different stride registers MCx_STR1, MCx_STR2 and MCx_STR3 can be loaded with stride values. The values are used by the [0032] address calculator 23 in the address generator 19 in order to provide the next address depending on the state of the stride unit. The state is controlled by three different stride counters, counting each time the address is updated and the subsequent lower stride counter is zero. When the counter is zero the counter is reloaded with a pre-storedstart value. This is repeated until the transmission is completed, which is controlled by the current memory channel MC1-MC6. All registers are loaded in a particular order.
  • The following order is preferred: [0033]
  • 1. Load a [0034] stride 0 register MCx_STR0
  • 2. Load a stride setting register MCx_CTRL [0035]
  • 3. Load all (used) counter and stride registers MCx_CNT1, MCx_STR[0036] 11, MCx_CNT2, MCx_STR2, MCx_CNT3, and MCx_STR3.
  • 4. Load a destination pointer register MCx_PTR. [0037]
  • 5. Start the data transfer with the MCx_CNT register. [0038]
  • When a value is written in the MCx-PTR register all stride counters are reloaded to an initial state. Further, when the MCx_CNT register is written a first stride update is pre-calculated in order to be ready when the memory channel starts the data transfer. This pre-calculation is performed, because the updated signal is received when the first address already is used. The update signal is generated by the memory channel when the channel has written the first transferred word in the [0039] RAM 1.
  • After a complicated data transfer involving an [0040] advanced address generator 19 and the stride registers MCx_STR1-3 and when the channel is ready more words can be transferred by writing in the MCx_CNT again. In this case the internal state for all the stride registers is preserved and the transfer continues. The state is restored if MCx_PTR is written before MCx_CNT is written.
  • The word counter MCx_CNT of the memory channel counts the number of received words from the source—block or memory—and not the number of transferred words. Since the memory channel has a FIFO means, comprising a two step queue in the embodiment the counter value of the MCx_CNT does not give a reliable indication of a completed transfer. Therefore, the memory channel means [0041] 2 is provided with a memory channel status register MC_STATUS of 6 bits, wherein each bit is associated with a particular memory channel, e.g. bit 0 is associated with the first memory channel MC1. The bit is set if the transfer has been completed, or has not been initiated, and the bit is not set if a transfer is in progress.
  • As mentioned above, access to the [0042] RAM 1 is performed by means of the memory channel means 2 and its memory channels having source and destination data stream interfaces, respectively, and its address generators.
  • The simple address generator is capable of generating consecutive addresses. In order to initiate a data transfer between one of the blocks [0043] 3-15 and the RAM 1 on the chip, a transfer only requiring a simple address generation, a start address is generated and written in the MCx_PTR register and a start value is written in the word counter MCx_CNT. The data transfer progresses on a word by word basis in the embodiment. When the transfer is complete the associated bit in the memory channel status register MC-STATUS is set.
  • In case of more complicated address schemes a memory channel provided with an advanced address generator (1-3) is used. The advanced address generator comprises counter means, wherein each counter means is associated with a stored stride value. The first counter means including the first counter register MCx_CNT1 is decremented for every word transferred until it reaches zero, wherein a corresponding stride value stored in the first stride register MCx_STR1 is added to the current address in the address register MCx_PTR. A stride state means generates control signals for the counter registers. The first counter register MCx_CNT1 is reloaded with a predetermined value. At least one other counter is decremented every time its previous counter means reaches zero, wherein its associated stride value is added to the current address in the address register MCx_PTR and the consecutive counter means is reloaded with a predetermined value. In the preferred embodiment of the invention two additional counters MCx_CNT2 and MCx_CNT3 are provided, as described above. Hence, when MCx_CNT1 becomes zero the second counter MCx_CNT2 is decremented. The MCx_CNT3 is decremented when the second counter becomes zero. If no one of the counters MCx_CNT1, MCx_CNT2 or MCx_CNT3 is zero a stride value stored in another stride register MCx-STR0 is added to the current address in the address register MCx-PTR. [0044]
  • The address generator receives an update signal from the memory channel one cycle after the address is used, hence, the address is generated one cycle in advance. [0045]
  • A few examples of address generations by means of an advanced address generator provided with stride registers are shown in a table 1 in FIG. 5 and possible connections between data sources and destinations are illustrated by examples in a table 2 in FIG. 6. [0046]
  • Each memory channel MC[0047] 1-MC6 operates in two different modes, source and destination. In a memory channel operating in the destination mode data is received from a block and transferred to the RAM 1. For each word transferred an update signal is generated in the memory channel and is sent to the address generator. A transfer counter in each memory channel counts the number of words read from the block connected to the particular channel into a FIFO queue means in the memory channel. As long as data is present in the FIFO the memory channel requests for a memory cycle and the address generator generates the next address. When a memory cycle is available for the memory channel a signal is received from a memory controller.
  • In source mode the transfer counter counts the number of words read from the current memory channel into the FIFO. As long as data is present in the FIFO it is transferred to the connected block with a data rate suitable for the block. [0048]
  • Although the invention has been described by way of a specific embodiment thereof it should be apparent that the present invention provides a flexible memory channel that fully satisfies the aims and advantages set forth above, and alternatives, modifications and variations are apparent to those skilled in the art. [0049]

Claims (4)

1. A memory channel means, transferring data streams between different blocks and an internal memory means on a data chip, characterized in that said memory channel means comprises several memory channels, each channel having source and destination data stream interfaces, each interface being connectable to different blocks, and a flexible address generator generating source and destination addresses for the internal memory means, causing a changed order of the data being transferred.
2. A memory channel means according to claim 1, characterized by an address generator generating consecutive source and destination addresses.
3. A memory channel means according to claim 1 or 2, characterized by an address generator, comprising counter means, wherein each counter means is associated with a stored stride value, a first counter means which is decremented for each word transferred until it reaches zero, adding means adding said corresponding stride value to said current address, and reloading means reloading said first counter means with a predetermined value.
4. A memory channel according to claim 3, characterized by an address generator, comprising at least another counter means which is decremented every time its previous counter means reaches zero, at least another adding means adding an associated stride value to said current address, and at least another reloading means reloading said another counter means with a predetermined value.
US09/252,173 1998-12-23 1999-02-18 Flexible memory channel Expired - Lifetime US6381687B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
SE9804529 1998-12-23
SE9804529-7 1998-12-23
SE9804529A SE9804529L (en) 1998-12-23 1998-12-23 Flexible memory channel

Publications (2)

Publication Number Publication Date
US20020019905A1 true US20020019905A1 (en) 2002-02-14
US6381687B2 US6381687B2 (en) 2002-04-30

Family

ID=20413846

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/252,173 Expired - Lifetime US6381687B2 (en) 1998-12-23 1999-02-18 Flexible memory channel

Country Status (7)

Country Link
US (1) US6381687B2 (en)
EP (1) EP1141837B1 (en)
JP (1) JP4584457B2 (en)
CN (1) CN100338585C (en)
AU (1) AU2133100A (en)
SE (1) SE9804529L (en)
WO (1) WO2000039685A1 (en)

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10081643D2 (en) 1999-06-10 2002-05-29 Pact Inf Tech Gmbh Sequence partitioning on cell structures
US9436631B2 (en) * 2001-03-05 2016-09-06 Pact Xpp Technologies Ag Chip including memory element storing higher level memory data on a page by page basis
US9552047B2 (en) 2001-03-05 2017-01-24 Pact Xpp Technologies Ag Multiprocessor having runtime adjustable clock and clock dependent power supply
US9170812B2 (en) 2002-03-21 2015-10-27 Pact Xpp Technologies Ag Data processing system having integrated pipelined array data processor
US7140019B2 (en) * 2002-06-28 2006-11-21 Motorola, Inc. Scheduler of program instructions for streaming vector processor having interconnected functional units
US7415601B2 (en) * 2002-06-28 2008-08-19 Motorola, Inc. Method and apparatus for elimination of prolog and epilog instructions in a vector processor using data validity tags and sink counters
US7159099B2 (en) * 2002-06-28 2007-01-02 Motorola, Inc. Streaming vector processor with reconfigurable interconnection switch
US6941438B2 (en) * 2003-01-10 2005-09-06 Intel Corporation Memory interleaving
US7290122B2 (en) * 2003-08-29 2007-10-30 Motorola, Inc. Dataflow graph compression for power reduction in a vector processor
US7610466B2 (en) * 2003-09-05 2009-10-27 Freescale Semiconductor, Inc. Data processing system using independent memory and register operand size specifiers and method thereof
US7315932B2 (en) * 2003-09-08 2008-01-01 Moyer William C Data processing system having instruction specifiers for SIMD register operands and method thereof
US7107436B2 (en) * 2003-09-08 2006-09-12 Freescale Semiconductor, Inc. Conditional next portion transferring of data stream to or from register based on subsequent instruction aspect
US7275148B2 (en) * 2003-09-08 2007-09-25 Freescale Semiconductor, Inc. Data processing system using multiple addressing modes for SIMD operations and method thereof
US7634633B2 (en) * 2006-11-30 2009-12-15 Motorola, Inc. Method and apparatus for memory address generation using dynamic stream descriptors
US7945768B2 (en) * 2008-06-05 2011-05-17 Motorola Mobility, Inc. Method and apparatus for nested instruction looping using implicit predicates

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4547849A (en) * 1981-12-09 1985-10-15 Glenn Louie Interface between a microprocessor and a coprocessor
JPH02287750A (en) * 1989-04-28 1990-11-27 Toshiba Corp Address conversion system of channel device
JP3215105B2 (en) * 1990-08-24 2001-10-02 富士通株式会社 Memory access device
JPH06103213A (en) * 1992-09-18 1994-04-15 Hitachi Ltd Input/output device
JP3206215B2 (en) 1993-05-25 2001-09-10 松下電器産業株式会社 Digital signal processor
GB2304438A (en) * 1995-08-17 1997-03-19 Kenneth Austin Re-configurable application specific device
US5911153A (en) * 1996-10-03 1999-06-08 International Business Machines Corporation Memory design which facilitates incremental fetch and store requests off applied base address requests
US6055622A (en) * 1997-02-03 2000-04-25 Intel Corporation Global stride prefetching apparatus and method for a high-performance processor
US5940876A (en) * 1997-04-02 1999-08-17 Advanced Micro Devices, Inc. Stride instruction for fetching data separated by a stride amount

Also Published As

Publication number Publication date
JP2002533833A (en) 2002-10-08
US6381687B2 (en) 2002-04-30
EP1141837B1 (en) 2013-03-20
JP4584457B2 (en) 2010-11-24
EP1141837A1 (en) 2001-10-10
SE9804529D0 (en) 1998-12-23
CN1335963A (en) 2002-02-13
AU2133100A (en) 2000-07-31
CN100338585C (en) 2007-09-19
WO2000039685A1 (en) 2000-07-06
SE9804529L (en) 2000-06-24

Similar Documents

Publication Publication Date Title
US5515330A (en) FIFO memory device capable of writing contiguous data into rows
US6381664B1 (en) System for multisized bus coupling in a packet-switched computer system
US20020019905A1 (en) Flexible memory channel
CA2170458C (en) Multi-cluster computer system
US7058744B2 (en) Cluster system, computer and program
US20090327548A1 (en) Scalable Bus Structure
EP0508634B1 (en) Memory access for data transfer within an I/O device
US4914575A (en) System for transferring data between an interleaved main memory and an I/O device at high speed
JP2008310832A (en) Apparatus and method for distributing signal from high level data link controller to a plurality of digital signal processor cores
US5721841A (en) Adapter having data aligner including register being loaded to or from memory with an offset in accordance with predetermined network fragmentation parameters
US7035956B2 (en) Transmission control circuit, reception control circuit, communications control circuit, and communications control unit
US5473755A (en) System for controlling data stream by changing fall through FIFO last cell state of first component whenever data read out of second component last latch
KR100348545B1 (en) Communication dma device
US5265228A (en) Apparatus for transfer of data units between buses
EP0331487B1 (en) Data transfer control system
US6701407B1 (en) Multiprocessor system with system modules each having processors, and a data transfer method therefor
JPH08505726A (en) Interface device
US20030093594A1 (en) Apparatus and method for controlling block signal flow in a multi digital signal processor configuration from a shared peripheral direct memory controller to high level data link controller
EP0176976A2 (en) Disk controller with shared address register
JPH05282248A (en) Data transfer device, processor element and data transfer method
JP2505298B2 (en) Variable bus width designation method and variable bus width information reception method in split bus
JPS585824A (en) Inter-channel data transfer method
JPH05292130A (en) Semiconductor integrated circuit for communication control
JPH11184748A (en) Information processing apparatus and control method thereof
JPH05265923A (en) Data transfer equipment

Legal Events

Date Code Title Description
AS Assignment

Owner name: AXIS AB, SWEDEN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SANDSTROM, STEFAN;LUNDBERG, STEFAN;REEL/FRAME:009963/0561

Effective date: 19990324

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAT HOLDER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: LTOS); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FEPP Fee payment procedure

Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12