US20130120681A1 - Liquid crystal display device - Google Patents
Liquid crystal display device Download PDFInfo
- Publication number
- US20130120681A1 US20130120681A1 US13/723,945 US201213723945A US2013120681A1 US 20130120681 A1 US20130120681 A1 US 20130120681A1 US 201213723945 A US201213723945 A US 201213723945A US 2013120681 A1 US2013120681 A1 US 2013120681A1
- Authority
- US
- United States
- Prior art keywords
- pixel
- electrode
- sub
- gate line
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004973 liquid crystal related substance Substances 0.000 title claims abstract description 34
- 230000003071 parasitic effect Effects 0.000 claims description 18
- 230000008878 coupling Effects 0.000 claims description 7
- 238000010168 coupling process Methods 0.000 claims description 7
- 238000005859 coupling reaction Methods 0.000 claims description 7
- 238000010586 diagram Methods 0.000 description 9
- 230000004048 modification Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 101150056821 spx1 gene Proteins 0.000 description 4
- 101150091285 spx2 gene Proteins 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 2
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/13624—Active matrix addressed cells having more than one switching element per pixel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/481—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs integrated with passive devices, e.g. auxiliary capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/134309—Electrodes characterised by their geometrical arrangement
- G02F1/134345—Subdivided pixels, e.g. for grey scale or redundancy
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/13606—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit having means for reducing parasitic capacitance
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/441—Interconnections, e.g. scanning lines
Definitions
- the present invention generally relates to display technology fields and, particularly to a liquid crystal display device could improve color washout at large viewing angle.
- VA mode liquid crystal display LCD
- LCD vertical Alignment
- VA mode LCD device displays black when no voltage is applied, and thus also is termed as normally black mode LCD device.
- normally black mode LCD device suffers from color washout at large viewing angle.
- the prior art has proposed a solution which uses two gate lines to control the charging order of two sub-pixels, one sub-pixel suffers from once feed through voltage drop, but the other one sub-pixel is controlled by the two gate lines and thus suffers from twice feed through voltage drop.
- the two sub-pixels would have different feed through voltages, which would easily result in signal error so that the display quality is degraded.
- the present invention is directed to a liquid crystal display device, so as to effectively overcome the drawback in the prior art.
- the liquid crystal display device includes a data line, a pixel, a first gate line, a second gate line, an additional electrode and an additional gate line.
- the pixel includes a first sub-pixel and a second sub-pixel.
- the first gate line is electrically coupled to the first sub-pixel.
- the second gate line is electrically coupled to the second sub-pixel.
- the first sub-pixel is electrically coupled to the data line to receive a signal provided from the data line.
- the second sub-pixel is electrically coupled to the first sub-pixel through the additional electrode and to receive a signal provided from the data line through the first sub-pixel.
- the additional gate line is arranged crossing over the additional electrode and whereby a compensation capacitance is formed between the additional gate line and the additional electrode.
- the additional electrode is electrically coupled between the first source/drain electrode of a first transistor of the first sub-pixel and the second source/drain electrode of a second transistor of the second sub-pixel.
- the first sub-pixel further includes a third transistor and a first display electrode electrically coupled to the first source/drain electrode of the third transistor, the second source/drain electrodes of the third and first transistors are electrically coupled to the data line, the gate electrodes of the third and first transistors are electrically coupled to the first gate line.
- the second sub-pixel further includes a second display electrode, the first source/drain electrode of the second transistor is electrically coupled with the second display electrode, and the gate electrode of the second transistor is electrically coupled to the second gate line.
- a parasitic capacitance between the gate electrode and the first source/drain electrode of the first transistor is preferably designed to be equal to the compensation capacitance
- a parasitic capacitance between the gate electrode and the first source/drain electrode of the second transistor is preferably designed to be equal to another parasitic capacitance between the gate electrode and the first source/drain electrode of the third transistor.
- the first sub-pixel further includes a first display electrode electrically coupled to the first source/drain electrode of the first transistor, the second source/drain electrode of the first transistor is electrically coupled to the data line, and the gate electrode of the first transistor is electrically coupled to the first gate line.
- the second sub-pixel further includes a second display electrode, the first source/drain electrode of the second transistor is electrically coupled with the second display electrode, and the gate electrode of the second transistor is electrically coupled to the second gate line.
- a parasitic capacitance between the gate electrode and the first source/drain electrode of the first transistor and another parasitic capacitance between the gate electrode and the first source/drain electrode of the second transistor both are preferably designed to be equal to the compensation capacitance.
- the additional gate line is arranged between the first sub-pixel and the second sub-pixel.
- the liquid crystal display device includes a data line, a first pixel and a second pixel adjacent with each other, an additional electrode, a first gate line, a second gate line and an additional gate line.
- the first pixel includes a first display electrode and at least a first transistor, the first display electrode is electrically coupled to a first source/drain electrode of the at least a first transistor, and the second source/drain electrode of the at least a first transistor is electrically coupled to the data line.
- the second pixel includes a second display electrode and a second transistor, and the second display electrode is electrically coupled with the first source/drain electrode of the second transistor.
- the additional electrode is electrically coupled between a first source/drain electrode of the at least a first transistor and the second source/drain electrode of the second transistor.
- the first gate line is electrically coupled to the at least a first transistor of the first pixel to allow the first display electrode to receive a signal provided from the data line.
- the second gate line is electrically coupled to the second transistor of the second pixel to allow the second display electrode to receive a signal provided from the data line through the second transistor and the additional electrode.
- the additional gate line is arranged between the first pixel and the second pixel and crossing over the additional electrode to form capacitive coupling between the additional gate line and the additional electrode.
- the liquid crystal display device includes a data line, a first pixel and a second pixel adjacent with each other, a first gate line, a third gate line, a second gate line, an additional electrode and an additional gate line.
- Each of the first pixel and the second pixel includes a first sub-pixel and a second sub-pixel.
- the first gate line is electrically coupled to the first sub-pixel of the first pixel.
- the third gate line is electrically coupled to the second sub-pixel of the second pixel.
- the second gate line is arranged between the first gate line and the third gate line and electrically coupled to both the second sub-pixel of the first pixel and the first sub-pixel of the second pixel.
- a first one of the first sub-pixel and the second sub-pixel of the first pixel is electrically coupled to the data line to receive a signal provided from the data line.
- a second one of the first sub-pixel and the second sub-pixel of the first pixel is electrically coupled to the first one through the additional electrode and to receive a signal provided from the data line through the first one.
- the additional gate line is arranged crossing over the additional electrode to form capacitive coupling with the additional electrode.
- the additional gate line is electrically coupled to the third gate line.
- an additional gate line is added between two sub-pixels within a pixel
- the additional gate line can be designed to electrically couple to a gate line associated with next pixel and form a compensation capacitance together with an additional electrode arranged between the two sub-pixels within pixel. Therefore, the two sub-pixels each only suffer from once feed through voltage drop so that the two sub-pixels would have the same feed through voltages. As a result, the drawback in the prior art is effectively overcome.
- FIG. 1 is a schematic, partial circuit layout diagram of a liquid crystal display device in accordance with an embodiment of the present invention.
- FIG. 2 is an equivalent circuit diagram of the liquid crystal display device in FIG. 1 .
- FIG. 3 shows timing diagrams of multiple signals of the liquid crystal display device in FIG. 1 .
- FIG. 4 is another schematic, partial circuit layout diagram of the liquid crystal display device in FIG. 1 .
- FIG. 5 shows another example of the liquid crystal display device in FIG. 1 .
- FIG. 6 is an equivalent circuit diagram of the liquid crystal display device in FIG. 5 .
- FIG. 1 showing a schematic partial circuit layout diagram of a liquid crystal display device 10 in accordance with an embodiment of the present invention
- FIG. 2 showing an equivalent circuit diagram of the liquid crystal display device 10 in FIG. 1
- the liquid crystal display device 10 includes gate lines GLm, GLm+1, data lines DLn, DLn+1, an additional gate line GLa, an additional electrode X 3 , a common electrode COM and a pixel P 1 .
- the pixel P 1 includes sub-pixels SP 1 and SP 2 .
- the gate lines GLm, GLm+1 are respectively electrically coupled to the sub-pixels SP 2 , SP 1 of the pixel P 1 so as to supply gate driving signals for deciding whether to enable the sub-pixels SP 2 , SP 1 of the pixel P 1 .
- the sub-pixel SP 1 is electrically coupled to the data line DLn to receive a signal provided from the data line DLn.
- the sub-pixel SP 2 is electrically coupled to the sub-pixel SP 1 through the additional electrode X 3 and to receive a signal provided from the data line DLn through the sub-pixel SP 1 .
- the additional gate line GLa is arranged crossing over the additional electrode X 3 to form capacitive coupling with the additional electrode X 3 .
- the sub-pixel SP 1 includes transistors T 1 , T 3 and a display electrode SPX 1 .
- the gate electrode G of the transistor T 1 is electrically coupled to the gate line GLm+1
- the drain electrode D of the transistor T 1 is electrically coupled to the data line DLn
- the source electrode S of the transistor T 1 is electrically coupled with the display electrode SPX 1 .
- the gate electrode G and the source electrode S of the transistor T 1 have a parasitic capacitance Cgs 1 formed therebetween.
- the gate electrode G of the transistor T 3 is electrically coupled to the gate line GLm+1
- the drain electrode D of the transistor T 3 is electrically coupled to the data line DLn.
- the gate electrode G and the source electrode S of the transistor T 3 have a parasitic capacitance Cgs 3 formed therebetween.
- the display electrode SPX 1 functions as a pixel electrode of the sub-pixel SP 1
- the common electrode COM functions as another pixel electrode of the sub-pixel SP 1 .
- the display electrode SPX 1 is allowed to receive a signal provided from the data line DLn.
- the sub-pixel SP 2 includes a transistor T 2 and a display electrode SPX 2 .
- the gate electrode G of the transistor T 2 is electrically coupled to the gate line GLm
- the source electrode S of the transistor T 2 is electrically coupled with the display electrode SPX 2
- the drain electrode D of the transistor T 2 is electrically coupled to the source electrode S of the transistor T 3 of the sub-pixel SP 1 through the additional electrode X 3 .
- the gate electrode G and the source electrode S of the transistor T 2 have a parasitic capacitance Cgs 2 formed therebetween.
- the display electrode SPX 2 functions as a pixel electrode of the sub-pixel SP 2
- the common electrode COM functions as another pixel electrode of the sub-pixel SP 2 .
- the display electrode SPX 2 is allowed to receive a signal provided from the data line DLn through the transistor T 2 and the additional electrode X 3 .
- the additional gate line GLa is arranged between the sub-pixel SP 1 and the sub-pixel SP 2 , and further the additional gate line GLa and the additional electrode X 3 have a compensation capacitance Cgs 4 formed therebetween resulting from the capacitive coupling.
- FIG. 3 showing timing diagrams of multiple signals of the liquid crystal display device 10 in FIG. 1 .
- the liquid crystal display device 10 in accordance with the present embodiment how to achieve the same feed through voltages for the sub-pixels SP 1 and SP 2 within the pixel P 1 will be described below in detail with reference to FIGS. 1 through 3 .
- the gate lines GLm, GLm+1 both are enabled, the transistors T 1 , T 2 , T 3 of the sub-pixels SP 1 , SP 2 all are turned on, the data line DLn charges both the sub-pixels SP 1 , SP 2 .
- the gate line GLm+1 is disabled and the transistors T 1 , T 3 of the sub-pixel SP 1 are turned off correspondingly, the additional electrode X 3 suffers from a feed through voltage drop resulting from the influence of disabling the gate line GLm+1 and the additional gate line GLa is enabled at the same time to compensate the feed through voltage drop caused by disabling the gate line GLm+1.
- the parasitic capacitance Cgs 3 is preferably designed to be equal to the compensation capacitance Cgs 4 .
- the gate line GLm is disabled and the transistor T 2 is turned off correspondingly, the sub-pixel SP 2 would suffer from once feed through voltage drop Vft 1 .
- the data line DLn charges the sub-pixel SP 1 .
- the gate line GLm+1 is disabled and the transistor T 1 is turned off correspondingly, the sub-pixel SP 1 would suffer from once feed through voltage drop Vft 2 .
- the parasitic capacitances Cgs 1 and Cgs 2 of the respective sub-pixels SP 1 and SP 2 are preferably designed to be equal to each other, the purpose of the feed through voltage drops Vft 1 and Vft 2 being the same can be achieved.
- the parasitic capacitances Cgs 3 and Cgs 1 to be approximately equal to the compensation capacitance Cgs 4 and the parasitic capacitance Cgs 2 respectively, the purpose of the same feed through voltage drops for the two sub-pixels SP 1 , SP 2 can be achieved.
- the gate line GLm is electrically coupled to the sub-pixel SP 2 of the pixel P 1 so as to supply a gate driving signal for deciding whether to enable the sub-pixel SP 2 of the pixel P 1
- the gate line GLm+1 is electrically coupled to the sub-pixel SP 1 of the pixel P 1 and the sub-pixel SP 2 of the pixel P 2 so as to supply a gate driving signal for deciding whether to enable the sub-pixel SP 1 of the pixel P 1 and the sub-pixel SP 2 of the pixel P 2
- the gate line GLm+2 is electrically coupled to the sub-pixel SP 1 of the pixel P 2 so as to supply a gate driving signal for deciding whether to enable the sub-pixel SP 1 of the pixel P 2
- the gate line GLm+1 is arranged between the gate lines GLm and GLm+2.
- the sub-pixels SP 1 and SP 2 of the pixel P 1 have an additional gate line GLa arranged therebetween, and the sub-pixels SP 1 and SP 2 of the pixel P 2 have an additional gate line GLb arranged therebetween.
- the additional gate line GLa associated with the pixel P 1 is electrically coupled to the gate line GLm+2 associated with the pixel P 2 .
- the pixel P 2 and the pixel P 1 are arranged adjacent with each other, and in the present embodiment, the pixel P 2 and the pixel P 1 have the same structural configuration.
- the add of the additional gate lines GLa, GLb would not increase the amount of gate line of the liquid crystal display device 10 .
- the sub-pixel SP 1 of the pixel P 1 of the liquid crystal display device 10 is not limited to include the two transistors T 1 and T 3 , and can have other suitable modified designs.
- the sub-pixel SP 1 of the pixel P 1 includes a single transistor T 1 , and correspondingly, the additional electrode X 3 is modified to electrically couple between the drain electrode of the transistor T 2 of the sub-pixel SP 2 and the source electrode of the transistor T 1 of the sub-pixel SP 1 .
- the parasitic capacitances Cgs 1 , Cgs 2 both are preferably designed to be equal to the compensation capacitance Cgs 4 .
- an additional gate line is added between two sub-pixels within a pixel
- the additional gate line can be designed to electrically couple to a gate line associated with next pixel and form a compensation capacitance together with an additional electrode arranged between the two sub-pixels within pixel. Therefore, the two sub-pixels each only suffer from once feed through voltage drop so that the two sub-pixels would have the same feed through voltages. As a result, the drawback in the prior art is effectively overcome.
- the skilled person in the art can make some modifications with respect to the liquid crystal display device in accordance with the above-mentioned embodiments, for example, suitably changing the circuit layout of the liquid crystal display device, interchanging the connections of the source electrodes and the drain electrodes of the respective transistors, defining two sub-pixels within a single pixel as two pixels, as long as such modification(s) would not depart from the scope and spirit of the present invention.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Mathematical Physics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Physics & Mathematics (AREA)
- Optics & Photonics (AREA)
- Liquid Crystal (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Liquid Crystal Display Device Control (AREA)
Abstract
Description
- This application is a divisional application of and claims priority benefit of application Ser. No. 12/684,911, filed on Jan. 9, 2010, now pending, which is based upon and claims the benefit of priority from the prior Taiwanese Patent Application No. 098116779, filed May 20, 2009, the entire contents of which are incorporated herein by reference.
- The present invention generally relates to display technology fields and, particularly to a liquid crystal display device could improve color washout at large viewing angle.
- Nowadays, a vertical Alignment (VA) mode liquid crystal display (LCD) device is a type of wide viewing angle technology. Since such VA mode LCD device displays black when no voltage is applied, and thus also is termed as normally black mode LCD device. However, such VA mode LCD device suffers from color washout at large viewing angle.
- In order to solve the issue of color washout associated with the VA mode LCD device, the prior art has proposed a solution which uses two gate lines to control the charging order of two sub-pixels, one sub-pixel suffers from once feed through voltage drop, but the other one sub-pixel is controlled by the two gate lines and thus suffers from twice feed through voltage drop. As a result, the two sub-pixels would have different feed through voltages, which would easily result in signal error so that the display quality is degraded.
- The present invention is directed to a liquid crystal display device, so as to effectively overcome the drawback in the prior art.
- In order to achieve the above-mentioned objective, or to achieve other objectives, a liquid crystal display device in accordance with an embodiment of the present invention is provided. The liquid crystal display device includes a data line, a pixel, a first gate line, a second gate line, an additional electrode and an additional gate line. The pixel includes a first sub-pixel and a second sub-pixel. The first gate line is electrically coupled to the first sub-pixel. The second gate line is electrically coupled to the second sub-pixel. The first sub-pixel is electrically coupled to the data line to receive a signal provided from the data line. The second sub-pixel is electrically coupled to the first sub-pixel through the additional electrode and to receive a signal provided from the data line through the first sub-pixel. The additional gate line is arranged crossing over the additional electrode and whereby a compensation capacitance is formed between the additional gate line and the additional electrode.
- In one embodiment, the additional electrode is electrically coupled between the first source/drain electrode of a first transistor of the first sub-pixel and the second source/drain electrode of a second transistor of the second sub-pixel.
- In one embodiment, the first sub-pixel further includes a third transistor and a first display electrode electrically coupled to the first source/drain electrode of the third transistor, the second source/drain electrodes of the third and first transistors are electrically coupled to the data line, the gate electrodes of the third and first transistors are electrically coupled to the first gate line. The second sub-pixel further includes a second display electrode, the first source/drain electrode of the second transistor is electrically coupled with the second display electrode, and the gate electrode of the second transistor is electrically coupled to the second gate line. Furthermore, a parasitic capacitance between the gate electrode and the first source/drain electrode of the first transistor is preferably designed to be equal to the compensation capacitance, a parasitic capacitance between the gate electrode and the first source/drain electrode of the second transistor is preferably designed to be equal to another parasitic capacitance between the gate electrode and the first source/drain electrode of the third transistor.
- In an alternative embodiment, the first sub-pixel further includes a first display electrode electrically coupled to the first source/drain electrode of the first transistor, the second source/drain electrode of the first transistor is electrically coupled to the data line, and the gate electrode of the first transistor is electrically coupled to the first gate line. The second sub-pixel further includes a second display electrode, the first source/drain electrode of the second transistor is electrically coupled with the second display electrode, and the gate electrode of the second transistor is electrically coupled to the second gate line. Furthermore, a parasitic capacitance between the gate electrode and the first source/drain electrode of the first transistor and another parasitic capacitance between the gate electrode and the first source/drain electrode of the second transistor both are preferably designed to be equal to the compensation capacitance.
- In one embodiment, the additional gate line is arranged between the first sub-pixel and the second sub-pixel.
- In order to achieve the above-mentioned objective, or to achieve other objectives, a liquid crystal display device in accordance with another embodiment of the present invention is provided. The liquid crystal display device includes a data line, a first pixel and a second pixel adjacent with each other, an additional electrode, a first gate line, a second gate line and an additional gate line. The first pixel includes a first display electrode and at least a first transistor, the first display electrode is electrically coupled to a first source/drain electrode of the at least a first transistor, and the second source/drain electrode of the at least a first transistor is electrically coupled to the data line. The second pixel includes a second display electrode and a second transistor, and the second display electrode is electrically coupled with the first source/drain electrode of the second transistor. The additional electrode is electrically coupled between a first source/drain electrode of the at least a first transistor and the second source/drain electrode of the second transistor. The first gate line is electrically coupled to the at least a first transistor of the first pixel to allow the first display electrode to receive a signal provided from the data line. The second gate line is electrically coupled to the second transistor of the second pixel to allow the second display electrode to receive a signal provided from the data line through the second transistor and the additional electrode. The additional gate line is arranged between the first pixel and the second pixel and crossing over the additional electrode to form capacitive coupling between the additional gate line and the additional electrode.
- In order to achieve the above-mentioned objective, or to achieve other objectives, a liquid crystal display device in accordance with still another embodiment of the present invention is provided. The liquid crystal display device includes a data line, a first pixel and a second pixel adjacent with each other, a first gate line, a third gate line, a second gate line, an additional electrode and an additional gate line. Each of the first pixel and the second pixel includes a first sub-pixel and a second sub-pixel. The first gate line is electrically coupled to the first sub-pixel of the first pixel. The third gate line is electrically coupled to the second sub-pixel of the second pixel. The second gate line is arranged between the first gate line and the third gate line and electrically coupled to both the second sub-pixel of the first pixel and the first sub-pixel of the second pixel. A first one of the first sub-pixel and the second sub-pixel of the first pixel is electrically coupled to the data line to receive a signal provided from the data line. A second one of the first sub-pixel and the second sub-pixel of the first pixel is electrically coupled to the first one through the additional electrode and to receive a signal provided from the data line through the first one. The additional gate line is arranged crossing over the additional electrode to form capacitive coupling with the additional electrode. The additional gate line is electrically coupled to the third gate line.
- In the above-mentioned embodiments of the present invention, an additional gate line is added between two sub-pixels within a pixel, the additional gate line can be designed to electrically couple to a gate line associated with next pixel and form a compensation capacitance together with an additional electrode arranged between the two sub-pixels within pixel. Therefore, the two sub-pixels each only suffer from once feed through voltage drop so that the two sub-pixels would have the same feed through voltages. As a result, the drawback in the prior art is effectively overcome.
- The present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
-
FIG. 1 is a schematic, partial circuit layout diagram of a liquid crystal display device in accordance with an embodiment of the present invention. -
FIG. 2 is an equivalent circuit diagram of the liquid crystal display device inFIG. 1 . -
FIG. 3 shows timing diagrams of multiple signals of the liquid crystal display device inFIG. 1 . -
FIG. 4 is another schematic, partial circuit layout diagram of the liquid crystal display device inFIG. 1 . -
FIG. 5 shows another example of the liquid crystal display device inFIG. 1 . -
FIG. 6 is an equivalent circuit diagram of the liquid crystal display device inFIG. 5 . - The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
- Referring to
FIGS. 1 and 2 ,FIG. 1 showing a schematic partial circuit layout diagram of a liquidcrystal display device 10 in accordance with an embodiment of the present invention, andFIG. 2 showing an equivalent circuit diagram of the liquidcrystal display device 10 inFIG. 1 . The liquidcrystal display device 10 includes gate lines GLm, GLm+1, data lines DLn, DLn+1, an additional gate line GLa, an additional electrode X3, a common electrode COM and a pixel P1. The pixel P1 includes sub-pixels SP1 and SP2. The gate lines GLm, GLm+1 are respectively electrically coupled to the sub-pixels SP2, SP1 of the pixel P1 so as to supply gate driving signals for deciding whether to enable the sub-pixels SP2, SP1 of the pixel P1. The sub-pixel SP1 is electrically coupled to the data line DLn to receive a signal provided from the data line DLn. The sub-pixel SP2 is electrically coupled to the sub-pixel SP1 through the additional electrode X3 and to receive a signal provided from the data line DLn through the sub-pixel SP1. The additional gate line GLa is arranged crossing over the additional electrode X3 to form capacitive coupling with the additional electrode X3. - More specifically, referring to
FIGS. 1 and 2 together, the sub-pixel SP1 includes transistors T1, T3 and a display electrode SPX1. The gate electrode G of the transistor T1 is electrically coupled to the gateline GLm+ 1, the drain electrode D of the transistor T1 is electrically coupled to the data line DLn, and the source electrode S of the transistor T1 is electrically coupled with the display electrode SPX1. The gate electrode G and the source electrode S of the transistor T1 have a parasitic capacitance Cgs1 formed therebetween. The gate electrode G of the transistor T3 is electrically coupled to the gateline GLm+ 1, the drain electrode D of the transistor T3 is electrically coupled to the data line DLn. The gate electrode G and the source electrode S of the transistor T3 have a parasitic capacitance Cgs3 formed therebetween. The display electrode SPX1 functions as a pixel electrode of the sub-pixel SP1, and the common electrode COM functions as another pixel electrode of the sub-pixel SP1. When the gateline GLm+ 1 enables the transistors T1, T3 of the sub-pixel SP1, the display electrode SPX1 is allowed to receive a signal provided from the data line DLn. The sub-pixel SP2 includes a transistor T2 and a display electrode SPX2. The gate electrode G of the transistor T2 is electrically coupled to the gate line GLm, the source electrode S of the transistor T2 is electrically coupled with the display electrode SPX2, and the drain electrode D of the transistor T2 is electrically coupled to the source electrode S of the transistor T3 of the sub-pixel SP1 through the additional electrode X3. The gate electrode G and the source electrode S of the transistor T2 have a parasitic capacitance Cgs2 formed therebetween. The display electrode SPX2 functions as a pixel electrode of the sub-pixel SP2, and the common electrode COM functions as another pixel electrode of the sub-pixel SP2. When the gate line GLm enables the transistor T2 of the sub-pixel SP2, the display electrode SPX2 is allowed to receive a signal provided from the data line DLn through the transistor T2 and the additional electrode X3. In the illustrated embodiment, the additional gate line GLa is arranged between the sub-pixel SP1 and the sub-pixel SP2, and further the additional gate line GLa and the additional electrode X3 have a compensation capacitance Cgs4 formed therebetween resulting from the capacitive coupling. - Referring to
FIG. 3 , showing timing diagrams of multiple signals of the liquidcrystal display device 10 inFIG. 1 . The liquidcrystal display device 10 in accordance with the present embodiment how to achieve the same feed through voltages for the sub-pixels SP1 and SP2 within the pixel P1 will be described below in detail with reference toFIGS. 1 through 3 . - As illustrated in
FIG. 3 , during t1 time interval, the gate lines GLm, GLm+1 both are enabled, the transistors T1, T2, T3 of the sub-pixels SP1, SP2 all are turned on, the data line DLn charges both the sub-pixels SP1, SP2. During t2 time interval, the gateline GLm+ 1 is disabled and the transistors T1, T3 of the sub-pixel SP1 are turned off correspondingly, the additional electrode X3 suffers from a feed through voltage drop resulting from the influence of disabling the gate line GLm+1 and the additional gate line GLa is enabled at the same time to compensate the feed through voltage drop caused by disabling the gateline GLm+ 1. As a result, the potentials of the sub-pixel SP2 and the additional electrode X3 after compensation are the same as the respective charged potentials thereof. Herein, the parasitic capacitance Cgs3 is preferably designed to be equal to the compensation capacitance Cgs4. During t3 time interval, the gate line GLm is disabled and the transistor T2 is turned off correspondingly, the sub-pixel SP2 would suffer from once feed through voltage drop Vft1. During t4 time interval, the data line DLn charges the sub-pixel SP1. During t5 time interval, the gateline GLm+ 1 is disabled and the transistor T1 is turned off correspondingly, the sub-pixel SP1 would suffer from once feed through voltage drop Vft2. Herein, when the parasitic capacitances Cgs1 and Cgs2 of the respective sub-pixels SP1 and SP2 are preferably designed to be equal to each other, the purpose of the feed through voltage drops Vft1 and Vft2 being the same can be achieved. Thus it will be seen that, in the present embodiment, by designing the parasitic capacitances Cgs3 and Cgs1 to be approximately equal to the compensation capacitance Cgs4 and the parasitic capacitance Cgs2 respectively, the purpose of the same feed through voltage drops for the two sub-pixels SP1, SP2 can be achieved. - Referring to
FIG. 4 , showing another schematic partial circuit layout diagram of the liquidcrystal display device 10. As seen fromFIG. 4 , the gate line GLm is electrically coupled to the sub-pixel SP2 of the pixel P1 so as to supply a gate driving signal for deciding whether to enable the sub-pixel SP2 of the pixel P1, the gateline GLm+ 1 is electrically coupled to the sub-pixel SP1 of the pixel P1 and the sub-pixel SP2 of the pixel P2 so as to supply a gate driving signal for deciding whether to enable the sub-pixel SP1 of the pixel P1 and the sub-pixel SP2 of the pixel P2, the gateline GLm+ 2 is electrically coupled to the sub-pixel SP1 of the pixel P2 so as to supply a gate driving signal for deciding whether to enable the sub-pixel SP1 of the pixel P2, and the gateline GLm+ 1 is arranged between the gate lines GLm and GLm+2. The sub-pixels SP1 and SP2 of the pixel P1 have an additional gate line GLa arranged therebetween, and the sub-pixels SP1 and SP2 of the pixel P2 have an additional gate line GLb arranged therebetween. The additional gate line GLa associated with the pixel P1 is electrically coupled to the gate line GLm+2 associated with the pixel P2. The pixel P2 and the pixel P1 are arranged adjacent with each other, and in the present embodiment, the pixel P2 and the pixel P1 have the same structural configuration. Herein, since the additional gate line GLa associated with the pixel P1 is electrically coupled to the gate line GLm+2 associated with the adjacent pixel SP2, the add of the additional gate lines GLa, GLb would not increase the amount of gate line of the liquidcrystal display device 10. - In addition, the sub-pixel SP1 of the pixel P1 of the liquid
crystal display device 10 is not limited to include the two transistors T1 and T3, and can have other suitable modified designs. For example, as illustrated inFIGS. 5 and 6 , the sub-pixel SP1 of the pixel P1 includes a single transistor T1, and correspondingly, the additional electrode X3 is modified to electrically couple between the drain electrode of the transistor T2 of the sub-pixel SP2 and the source electrode of the transistor T1 of the sub-pixel SP1. Moreover, in this situation, in order to achieve the purpose of the same feed through voltage drops for the two sub-pixels SP1, SP2, the parasitic capacitances Cgs1, Cgs2 both are preferably designed to be equal to the compensation capacitance Cgs4. - In summary, in the above-mentioned embodiments of the present invention, an additional gate line is added between two sub-pixels within a pixel, the additional gate line can be designed to electrically couple to a gate line associated with next pixel and form a compensation capacitance together with an additional electrode arranged between the two sub-pixels within pixel. Therefore, the two sub-pixels each only suffer from once feed through voltage drop so that the two sub-pixels would have the same feed through voltages. As a result, the drawback in the prior art is effectively overcome.
- Additionally, the skilled person in the art can make some modifications with respect to the liquid crystal display device in accordance with the above-mentioned embodiments, for example, suitably changing the circuit layout of the liquid crystal display device, interchanging the connections of the source electrodes and the drain electrodes of the respective transistors, defining two sub-pixels within a single pixel as two pixels, as long as such modification(s) would not depart from the scope and spirit of the present invention.
- While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Claims (7)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/723,945 US8482687B2 (en) | 2009-05-20 | 2012-12-21 | Liquid crystal display device |
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW098116779A TWI391768B (en) | 2009-05-20 | 2009-05-20 | Liquid crystal display device |
| TW98116779A | 2009-05-20 | ||
| TW098116779 | 2009-05-20 | ||
| US12/684,911 US8368827B2 (en) | 2009-05-20 | 2010-01-09 | Liquid crystal display device |
| US13/723,945 US8482687B2 (en) | 2009-05-20 | 2012-12-21 | Liquid crystal display device |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/684,911 Division US8368827B2 (en) | 2009-05-20 | 2010-01-09 | Liquid crystal display device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20130120681A1 true US20130120681A1 (en) | 2013-05-16 |
| US8482687B2 US8482687B2 (en) | 2013-07-09 |
Family
ID=45000513
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/684,911 Active 2031-05-08 US8368827B2 (en) | 2009-05-20 | 2010-01-09 | Liquid crystal display device |
| US13/723,945 Active US8482687B2 (en) | 2009-05-20 | 2012-12-21 | Liquid crystal display device |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/684,911 Active 2031-05-08 US8368827B2 (en) | 2009-05-20 | 2010-01-09 | Liquid crystal display device |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US8368827B2 (en) |
| TW (1) | TWI391768B (en) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI407222B (en) * | 2010-07-20 | 2013-09-01 | Au Optronics Corp | Pixel array, polymer stablized alignment liquid crystal display panel, and pixel array driving method |
| US8941185B2 (en) * | 2011-02-09 | 2015-01-27 | Sharp Kabushiki Kaisha | Active matrix substrate, x-ray sensor device, display device |
| US8810491B2 (en) * | 2011-10-20 | 2014-08-19 | Au Optronics Corporation | Liquid crystal display with color washout improvement and method of driving same |
| KR102151751B1 (en) * | 2013-07-19 | 2020-10-27 | 삼성디스플레이 주식회사 | Substrate formed thin film transistor array and organic light emitting display |
| TWI566229B (en) * | 2015-06-03 | 2017-01-11 | 友達光電股份有限公司 | Timing controller of display device and a method thereof |
| TWI548923B (en) * | 2015-06-16 | 2016-09-11 | 友達光電股份有限公司 | Display panel and its pixel array |
| KR102422576B1 (en) * | 2015-10-14 | 2022-07-21 | 삼성디스플레이 주식회사 | Liquid crystal display device |
| CN106444195B (en) * | 2016-11-29 | 2019-11-15 | 南京中电熊猫液晶显示科技有限公司 | LCD panel |
| CN106707647B (en) * | 2017-02-15 | 2019-02-26 | 深圳市华星光电技术有限公司 | A kind of LCD array substrate, LCD panel and LCD pixel circuit |
| CN115035836A (en) * | 2022-06-23 | 2022-09-09 | 广州华星光电半导体显示技术有限公司 | Demultiplexer and its driving method, and display panel with the demultiplexer |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI282541B (en) * | 2004-03-11 | 2007-06-11 | Au Optronics Corp | Liquid crystal array and liquid crystal panel |
| JP4394512B2 (en) | 2004-04-30 | 2010-01-06 | 富士通株式会社 | Liquid crystal display device with improved viewing angle characteristics |
| US7557886B2 (en) * | 2004-06-29 | 2009-07-07 | Lg Display Co., Ltd. | Liquid crystal display device and method of fabricating the same |
| JP4438665B2 (en) * | 2005-03-29 | 2010-03-24 | シャープ株式会社 | Liquid crystal display |
| TWI345213B (en) * | 2006-03-09 | 2011-07-11 | Au Optronics Corp | Low color-shift liquid crystal display and its driving method |
| TWI322401B (en) * | 2006-07-13 | 2010-03-21 | Au Optronics Corp | Liquid crystal display |
| TWI364609B (en) * | 2007-02-16 | 2012-05-21 | Chimei Innolux Corp | Liquid crystal display panel and manufacturing method thereof |
-
2009
- 2009-05-20 TW TW098116779A patent/TWI391768B/en active
-
2010
- 2010-01-09 US US12/684,911 patent/US8368827B2/en active Active
-
2012
- 2012-12-21 US US13/723,945 patent/US8482687B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| US20110169018A1 (en) | 2011-07-14 |
| US8482687B2 (en) | 2013-07-09 |
| TWI391768B (en) | 2013-04-01 |
| TW201042344A (en) | 2010-12-01 |
| US8368827B2 (en) | 2013-02-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8482687B2 (en) | Liquid crystal display device | |
| US8928568B2 (en) | Sub-pixel voltage control using coupling capacitors | |
| US8373633B2 (en) | Multi-domain vertical alignment liquid crystal display with charge sharing | |
| US8384637B2 (en) | Liquid crystal display having a wide viewing characteristic and capable of fast driving | |
| US8085352B2 (en) | Electrostatic discharge protection circuit, manufacturing method thereof and liquid crystal display device having the same | |
| US8035634B2 (en) | Electro-optical device, driving circuit, and electronic apparatus | |
| US8144089B2 (en) | Liquid crystal display device and driving method thereof | |
| US9691343B2 (en) | Display device comprising display panel with bridge patterns | |
| US9024851B2 (en) | Array substrate and liquid crystal display utilizing the array substrate | |
| KR102216659B1 (en) | Pixel Array Of Liquid Crystal Display Divice | |
| KR20080107148A (en) | Display apparatus and method of driving the same | |
| US8289255B2 (en) | Electro-optical apparatus and display thereof | |
| US20070176874A1 (en) | Display panel and device utilizing the same and pixel structure | |
| KR102107408B1 (en) | Liquid crystal display device | |
| US9001101B2 (en) | Liquid crystal display device and method of driving the same | |
| CN104020617A (en) | Array substrate, driving method of array substrate, liquid crystal display panel and display device | |
| US10303026B2 (en) | Liquid crystal displays and the pixel circuit structure thereof | |
| US9754547B2 (en) | Display apparatus | |
| CN101174043A (en) | Liquid crystal display device having a plurality of pixel electrodes | |
| US20140085559A1 (en) | Display device and driving method thereof | |
| US20180322836A1 (en) | Liquid crystal pixel circuit and liquid crystal display device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: AU OPTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HSIAO, CHIA-CHIANG;CHEN, CHIH-WEN;HSU, LI-CHIH;REEL/FRAME:030114/0954 Effective date: 20091001 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |