US20130183785A1 - Method for manufacturing light emitting chip having buffer layer with nitride semiconducor in carbon nano tube structure - Google Patents
Method for manufacturing light emitting chip having buffer layer with nitride semiconducor in carbon nano tube structure Download PDFInfo
- Publication number
- US20130183785A1 US20130183785A1 US13/787,758 US201313787758A US2013183785A1 US 20130183785 A1 US20130183785 A1 US 20130183785A1 US 201313787758 A US201313787758 A US 201313787758A US 2013183785 A1 US2013183785 A1 US 2013183785A1
- Authority
- US
- United States
- Prior art keywords
- layer
- light emitting
- substrate
- film
- buffer layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
- H10H20/011—Manufacture or treatment of bodies, e.g. forming semiconductor layers
- H10H20/013—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials
- H10H20/0137—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials the light-emitting regions comprising nitride materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/024—Group 12/16 materials
- H01L21/02403—Oxides
-
- H01L33/0075—
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y20/00—Nanooptics, e.g. quantum optics or photonic crystals
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y30/00—Nanotechnology for materials or surface science, e.g. nanocomposites
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/0242—Crystalline insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/02444—Carbon, e.g. diamond-like carbon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02513—Microstructure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02538—Group 13/15 materials
- H01L21/0254—Nitrides
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/01—Manufacture or treatment
- H10H20/011—Manufacture or treatment of bodies, e.g. forming semiconductor layers
- H10H20/013—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials
- H10H20/0133—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials with a substrate not being Group III-V materials
- H10H20/01335—Manufacture or treatment of bodies, e.g. forming semiconductor layers having light-emitting regions comprising only Group III-V materials with a substrate not being Group III-V materials the light-emitting regions comprising nitride materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/819—Bodies characterised by their shape, e.g. curved or truncated substrates
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y40/00—Manufacture or treatment of nanostructures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H20/00—Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
- H10H20/80—Constructional details
- H10H20/81—Bodies
- H10H20/815—Bodies having stress relaxation structures, e.g. buffer layers
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/734—Fullerenes, i.e. graphene-based structures, such as nanohorns, nanococoons, nanoscrolls or fullerene-like structures, e.g. WS2 or MoS2 chalcogenide nanotubes, planar C3N4, etc.
- Y10S977/742—Carbon nanotubes, CNTs
Definitions
- the present disclosure relates to a light emitting chip and a method for Manufacturing the light emitting chip, wherein the light emitting chip has nitride Semiconductor for decreasing lattice defects thereof.
- a light emitting diode (LED) chip includes a buffer layer between a substrate and a semiconductor layer.
- the buffer layer usually grows on the substrate in low temperature to decrease the lattice mismatches between the substrate and the semiconductor layer.
- the buffer layer grown in low temperature can only decrease the vertical lattice mismatches without decreasing the horizontal lattice mismatches, whereby the lattice defects still exist in the semiconductor layer grown from the buffer layer.
- FIG. 1 is a schematic view of a light emitting chip in accordance with a first embodiment of the present disclosure.
- FIG. 2 is a schematic view of a light emitting chip in accordance with a second embodiment of the present disclosure.
- FIGS. 3-8 are schematic views showing, in sequence, different steps during manufacture of the light emitting chip of FIG. 1 .
- the light emitting chip 1 includes a substrate 10 , a buffer layer 11 formed on the substrate 10 , a cap layer 12 formed on the buffer layer 11 , and a light emitting structure 13 formed on the cap layer 12 .
- the substrate 10 is made of a material with high thermal conductivity, such as Al 2 O 3 , ZnO or other electrically insulating materials.
- the buffer layer 11 has a carbon nano tube structure formed substantially parallel to the substrate 10 .
- the carbon nano tube structure contains nitride semiconductor, which can be a single wall carbon nanotube.
- the nitride semiconductor can be made of aluminum indium gallium nitride (Al x Ga y In (1 ⁇ x ⁇ y) N, 0 ⁇ x ⁇ 1, 0 ⁇ y ⁇ 1, and 0 ⁇ (1 ⁇ x ⁇ y) ⁇ 1).
- the buffer layer 11 contains co-axial carbon nanotube which consists of gallium nitride having an inner cavity configured.
- the cap layer 12 covers the buffer layer 11 , and includes a first film 121 directly contacting the buffer layer 11 and a second film 122 formed on the first film 121 .
- the first film 121 is evenly formed on the substrate 10 and the buffer layer 11 , which means that a portion of a top surface of the first film 121 aligned with the buffer layer 11 is higher than that of other portion of the top surface of the first film 121 about a thickness of the buffer layer 11 . That is, a vertical distance between the other portion of the top surface of the first film 121 and the substrate 10 is substantially equal to a vertical distance between the portion of the top surface of the first film 121 and the buffer layer 11 .
- the first film 121 and the second film 122 are both made of aluminum indium gallium nitride (Al s Ga t In (1 ⁇ s ⁇ t) N, 0 ⁇ s ⁇ 1, 0 ⁇ t ⁇ 1, and 0 ⁇ (1 ⁇ s ⁇ t) ⁇ 1), and the difference between them is that the Group III metal contents of the first film 121 and the second film 122 , such as the consistencies of Al, In, and Ga are different, or the manufacturing temperatures are different. Therefore, the buffer layer 11 , the first film 121 and the second film 122 are formed by the same base material, thereby crystal quality of the light emitting structure 13 formed on the cap layer 12 can be efficiently improved.
- Al s Ga t In (1 ⁇ s ⁇ t) N, 0 ⁇ s ⁇ 1, 0 ⁇ t ⁇ 1, and 0 ⁇ (1 ⁇ s ⁇ t) ⁇ 1 the difference between them is that the Group III metal contents of the first film 121 and the second film 122 , such as the consistencies of Al, In, and Ga are different, or the manufacturing temperatures are different.
- the light emitting structure 13 includes a first cladding layer 131 , a light emitting layer 132 , and a second cladding layer 133 arranged one on the other in that order along a direction away from the cap layer 12 .
- the first cladding layer 131 is an N-type aluminum indium gallium nitride layer
- the second cladding layer 133 is a P-type aluminum indium gallium nitride layer
- the light emitting layer 132 is a multi-quantum well aluminum indium gallium nitride layer.
- the first cladding layer 131 , the light emitting layer 132 , and the second clapping layer 133 can be made of other materials.
- the light emitting chip 1 further includes a transparent conductive layer 14 formed on a top surface of the second cladding layer 133 , to distribute current to uniformly flow through the first and second cladding layers 131 , 133 .
- the transparent conductive layer 14 may be made of ITO (Indium Tim Oxide) or an alloy of Ni/Au.
- the light emitting chip 1 further includes a first electrode 15 and a second electrode 16 .
- the first electrode 15 is formed on a top surface of the transparent conductive layer 14 .
- the second electrode 16 is formed on an exposed part of the second film 122 and parallel to the light emitting structure 13 .
- the first electrode 15 and the second electrode 16 of the light emitting chip 1 are electrically connected with an external circuit structure via metal wires such as golden wires (not shown) so that a driving power can be supplied to the light emitting structure 13 .
- the buffer layer 11 consists of the co-axial carbon nanotube which contains nitride semiconductor (such as the gallium nitride having an inner cavity configured) in horizontal directional, the horizontal lattice mismatches are substantially eliminated by the nitride semiconductor 122 . Therefore, the lattice defects in the cap layer 12 and the light emitting structure 13 grown from the nitride semiconductor 122 can be effectively decreased.
- nitride semiconductor such as the gallium nitride having an inner cavity configured
- the light emitting chip 2 includes a substrate 20 , a buffer layer 21 , a cap layer 22 , a light emitting structure 23 , a transparent conductive layer 24 , a first electrode 25 and a second electrode 26 .
- the light emitting chip 2 is similar to the light emitting chip 1 of the first embodiment, except that the substrate 20 is made of Si, SiC, GaN or other conducting materials with high thermal conductivity.
- the light emitting structure 23 covers an entire top side of the cap layer 22 .
- the first electrode 25 is formed on a top surface of the transparent conductive layer 24
- the second electrode 26 is formed on a bottom surface of the substrate 20 .
- the second electrode 26 is an ohmic contact layer to form an excellent ohmic contact with the substrate 20 .
- the buffer layer 21 is substantially same as the buffer layer 11 of the first embodiment, and consists of the co-axial carbon nanotube which contains nitride semiconductor (such as the gallium nitride having an inner cavity configured) in horizontal direction, the horizontal lattice mismatches are substantially eliminated by the cap layer 22 . Therefore, the lattice defects in the light emitting structure 23 grown from the cap layer 22 can be effectively decreased.
- nitride semiconductor such as the gallium nitride having an inner cavity configured
- an electrically insulating substrate 10 is provided with a catalyst layer 120 formed thereon.
- the catalyst layer 120 is etched to form a number of patterns which are spaced from each other by multiple gaps 125 , such as a number of elongated, protruded columns or an array of rectangular blocks (not shown).
- the material of the catalyst layer 120 may be selected from Au, Ag, Fe, Co, Ni, Mo or other suitable transition metals.
- the catalyst layer 120 is used for providing growing medium.
- the catalyst layer 120 can be grown on a top surface of the substrate 10 via MOCVD (Metal-Organic Chemical Vapor Deposition) method or other suitable methods.
- MOCVD Metal-Organic Chemical Vapor Deposition
- a buffer layer 11 is then formed on the substrate 10 to fill the multiple gaps 125 of the patterned catalyst layer 120 .
- the buffer layer 11 has a patterned carbon nano tube structure formed along an extending direction of the substrate 10 .
- Each part of the patterned carbon nano tube structure is extended from a lateral side of a corresponding pattern to an opposite side of an adjacent pattern of the catalyst layer 120 so that the whole buffer layer 11 is continuously formed on the substrate 10 along a horizontal direction.
- the carbon nano tube structure contains nitride semiconductor, which can be a single wall carbon nanotube.
- the nitride semiconductor can be aluminum indium gallium nitride (Al x Ga y In (1 ⁇ x ⁇ y) N, 0 ⁇ x ⁇ 1, 0 ⁇ y ⁇ 1, and 0 ⁇ (1 ⁇ x ⁇ y) ⁇ 1).
- the co-axial carbon nanotube of the buffer layer 11 containing gallium nitride having an inner cavity configured is horizontally grown from the catalyst layer 120 by reaction of a gas combination containing N 2 , TMG (Trimethylgallium), and NH 3 in the gaps between two adjacent patterns of the catalyst layer 120 .
- the growth direction of the gallium nitride having an inner cavity configured can be controlled by selecting the growth condition, such as the chemical composition, proportion, partial pressure, and temperature of the gas combination, or by selecting the particular lattice direction of the substrate 10 as the growth surface of the buffer layer 11 , for example the a plane (11-20) or the ⁇ plane (1-102) of sapphire.
- the co-axial carbon nanotube which contains gallium nitride having an inner cavity is horizontally grown in the gaps between two adjacent patterns of the catalyst layer 120 .
- the catalyst layer 120 is then removed from the substrate 10 by chemical etching, plasma etching, or laser etching.
- the first film 121 is then grown on the substrate 10 in low temperature; the first film 121 consists of aluminum indium gallium nitride (Al s Ga t In (1 ⁇ s ⁇ t) N, 0 ⁇ s ⁇ 1, 0 ⁇ t ⁇ 1, and 0 ⁇ (1 ⁇ s ⁇ t) ⁇ 1).
- the second film 122 is then grown on the first film 121 in high temperature; the second film 122 also consists of aluminum indium gallium nitride (Al u Ga v In (1 ⁇ u ⁇ v) N, 0 ⁇ u ⁇ 1, 0 ⁇ v ⁇ 1, and 0 ⁇ (1 ⁇ u ⁇ v) ⁇ 1).
- the Group III metal content of the first film 121 may be different from that of the second film 122 .
- the doping concentration of the first film 121 can be the same as or different from that of the second film 122 .
- the light emitting structure is then grown 13 on the second film 122 ; the light emitting structure 13 sequentially includes the first cladding layer 131 connected to a top surface of the second film 122 , a light emitting layer 132 , and a second cladding layer 133 .
- the light emitting structure 13 is then etched to expose a part of the second film 122 in a lateral side thereof. Thereafter, the transparent conductive layer 14 is formed on the top surface of the second clapping layer 133 . Finally, the first electrode 15 and the second electrode 16 are formed on the transparent conductive layer 14 and the exposed part of the second film 122 , respectively.
- the buffer layer 11 contains the co-axial carbon nanotube which consists of nitride semiconductor (such as the gallium nitride having an inner cavity configured) in horizontal direction, the horizontal lattice mismatches are substantially eliminated by the nitride semiconductor 122 . Therefore, the lattice defects in the cap layer 12 and the light emitting structure 13 grown from the nitride semiconductor 122 can be effectively decreased.
- nitride semiconductor such as the gallium nitride having an inner cavity configured
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
- Nanotechnology (AREA)
- Materials Engineering (AREA)
- Composite Materials (AREA)
- Life Sciences & Earth Sciences (AREA)
- Biophysics (AREA)
- Optics & Photonics (AREA)
- Led Devices (AREA)
Abstract
A method for manufacturing a light emitting chip comprises: providing a substrate with a catalyst layer formed thereon, the catalyst layer being etched to form a number of patterns which are spaced from each other by multiple gaps; forming a buffer layer in the multiple gaps of the patterned catalyst layer, the buffer layer comprising a patterned carbon nano tube structure formed along an extending direction of the substrate, the carbon nano tube structure being comprised of nitride semiconductor; removing the catalyst layer from the substrate; growing a cap layer from the substrate to cover the buffer layer; and growing a light emitting structure from a top of the cap layer, the light emitting structure sequentially comprising a first cladding layer, a light emitting layer, and a second cladding layer.
Description
- This patent application is a divisional application of patent application Ser. No. 13/091,141, filed on Apr. 21, 2011, entitled “LIGHT EMITTING CHIP HAVING BUFFER LAYER WITH NITRIDE SEMICONDUCTOR IN CARBON NANO TUBE STRUCTURE,” which is assigned to the same assignee as the present Application, and which is based on and claims priority from Taiwanese Patent Application No. 100108464 filed in Taiwan on Mar. 14, 2011. The disclosures of Patent application Ser. No. 13/091,141 and the Taiwanese Patent Application are Incorporated herein by reference in their entirety.
- 1. Technical Field
- The present disclosure relates to a light emitting chip and a method for Manufacturing the light emitting chip, wherein the light emitting chip has nitride Semiconductor for decreasing lattice defects thereof.
- 2. Description of Related Art
- Generally, a light emitting diode (LED) chip includes a buffer layer between a substrate and a semiconductor layer. The buffer layer usually grows on the substrate in low temperature to decrease the lattice mismatches between the substrate and the semiconductor layer. However, the buffer layer grown in low temperature can only decrease the vertical lattice mismatches without decreasing the horizontal lattice mismatches, whereby the lattice defects still exist in the semiconductor layer grown from the buffer layer.
- Therefore, it is desirable to provide a light emitting chip and a method for manufacturing the light emitting chip which can overcome the above-mentioned shortcomings.
- Many aspects of the embodiments can be better understood with references to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the embodiments. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views.
-
FIG. 1 is a schematic view of a light emitting chip in accordance with a first embodiment of the present disclosure. -
FIG. 2 is a schematic view of a light emitting chip in accordance with a second embodiment of the present disclosure. -
FIGS. 3-8 are schematic views showing, in sequence, different steps during manufacture of the light emitting chip ofFIG. 1 . - Referring to
FIG. 1 , alight emitting chip 1 in accordance with a first embodiment of the present disclosure is disclosed. Thelight emitting chip 1 includes asubstrate 10, abuffer layer 11 formed on thesubstrate 10, acap layer 12 formed on thebuffer layer 11, and alight emitting structure 13 formed on thecap layer 12. - The
substrate 10 is made of a material with high thermal conductivity, such as Al2O3, ZnO or other electrically insulating materials. Thebuffer layer 11 has a carbon nano tube structure formed substantially parallel to thesubstrate 10. The carbon nano tube structure contains nitride semiconductor, which can be a single wall carbon nanotube. The nitride semiconductor can be made of aluminum indium gallium nitride (AlxGayIn(1−x−y)N, 0≦x≦1, 0≦y≦1, and 0≦(1−x−y)≦1). In this embodiment, thebuffer layer 11 contains co-axial carbon nanotube which consists of gallium nitride having an inner cavity configured. - The
cap layer 12 covers thebuffer layer 11, and includes afirst film 121 directly contacting thebuffer layer 11 and asecond film 122 formed on thefirst film 121. Thefirst film 121 is evenly formed on thesubstrate 10 and thebuffer layer 11, which means that a portion of a top surface of thefirst film 121 aligned with thebuffer layer 11 is higher than that of other portion of the top surface of thefirst film 121 about a thickness of thebuffer layer 11. That is, a vertical distance between the other portion of the top surface of thefirst film 121 and thesubstrate 10 is substantially equal to a vertical distance between the portion of the top surface of thefirst film 121 and thebuffer layer 11. In this embodiment, thefirst film 121 and thesecond film 122 are both made of aluminum indium gallium nitride (AlsGatIn(1−s−t)N, 0≦s≦1, 0≦t≦1, and 0≦(1−s−t)≦1), and the difference between them is that the Group III metal contents of thefirst film 121 and thesecond film 122, such as the consistencies of Al, In, and Ga are different, or the manufacturing temperatures are different. Therefore, thebuffer layer 11, thefirst film 121 and thesecond film 122 are formed by the same base material, thereby crystal quality of thelight emitting structure 13 formed on thecap layer 12 can be efficiently improved. - The
light emitting structure 13 includes afirst cladding layer 131, alight emitting layer 132, and a secondcladding layer 133 arranged one on the other in that order along a direction away from thecap layer 12. In this embodiment, thefirst cladding layer 131 is an N-type aluminum indium gallium nitride layer, thesecond cladding layer 133 is a P-type aluminum indium gallium nitride layer, and thelight emitting layer 132 is a multi-quantum well aluminum indium gallium nitride layer. Alternatively, thefirst cladding layer 131, thelight emitting layer 132, and thesecond clapping layer 133 can be made of other materials. - The
light emitting chip 1 further includes a transparentconductive layer 14 formed on a top surface of thesecond cladding layer 133, to distribute current to uniformly flow through the first and secondcladding layers conductive layer 14 may be made of ITO (Indium Tim Oxide) or an alloy of Ni/Au. - The
light emitting chip 1 further includes afirst electrode 15 and asecond electrode 16. Thefirst electrode 15 is formed on a top surface of the transparentconductive layer 14. Thesecond electrode 16 is formed on an exposed part of thesecond film 122 and parallel to thelight emitting structure 13. Thefirst electrode 15 and thesecond electrode 16 of thelight emitting chip 1 are electrically connected with an external circuit structure via metal wires such as golden wires (not shown) so that a driving power can be supplied to thelight emitting structure 13. - Since the
buffer layer 11 consists of the co-axial carbon nanotube which contains nitride semiconductor (such as the gallium nitride having an inner cavity configured) in horizontal directional, the horizontal lattice mismatches are substantially eliminated by thenitride semiconductor 122. Therefore, the lattice defects in thecap layer 12 and thelight emitting structure 13 grown from thenitride semiconductor 122 can be effectively decreased. - Referring to
FIG. 2 , alight emitting chip 2 in accordance with a second embodiment is provided. Thelight emitting chip 2 includes asubstrate 20, abuffer layer 21, acap layer 22, alight emitting structure 23, a transparentconductive layer 24, afirst electrode 25 and asecond electrode 26. Thelight emitting chip 2 is similar to thelight emitting chip 1 of the first embodiment, except that thesubstrate 20 is made of Si, SiC, GaN or other conducting materials with high thermal conductivity. In this embodiment, thelight emitting structure 23 covers an entire top side of thecap layer 22. Thefirst electrode 25 is formed on a top surface of the transparentconductive layer 24, and thesecond electrode 26 is formed on a bottom surface of thesubstrate 20. Advantageously, thesecond electrode 26 is an ohmic contact layer to form an excellent ohmic contact with thesubstrate 20. - The
buffer layer 21 is substantially same as thebuffer layer 11 of the first embodiment, and consists of the co-axial carbon nanotube which contains nitride semiconductor (such as the gallium nitride having an inner cavity configured) in horizontal direction, the horizontal lattice mismatches are substantially eliminated by thecap layer 22. Therefore, the lattice defects in thelight emitting structure 23 grown from thecap layer 22 can be effectively decreased. - Referring to
FIGS. 3-8 , a method for manufacturing thelight emitting chip 1 of the present disclosure is disclosed as follows. - As shown in
FIG. 3 , firstly, an electricallyinsulating substrate 10 is provided with acatalyst layer 120 formed thereon. Thecatalyst layer 120 is etched to form a number of patterns which are spaced from each other by multiple gaps 125, such as a number of elongated, protruded columns or an array of rectangular blocks (not shown). The material of thecatalyst layer 120 may be selected from Au, Ag, Fe, Co, Ni, Mo or other suitable transition metals. Thecatalyst layer 120 is used for providing growing medium. Thecatalyst layer 120 can be grown on a top surface of thesubstrate 10 via MOCVD (Metal-Organic Chemical Vapor Deposition) method or other suitable methods. - As shown in
FIG. 4 , abuffer layer 11 is then formed on thesubstrate 10 to fill the multiple gaps 125 of the patternedcatalyst layer 120. Thebuffer layer 11 has a patterned carbon nano tube structure formed along an extending direction of thesubstrate 10. Each part of the patterned carbon nano tube structure is extended from a lateral side of a corresponding pattern to an opposite side of an adjacent pattern of thecatalyst layer 120 so that thewhole buffer layer 11 is continuously formed on thesubstrate 10 along a horizontal direction. The carbon nano tube structure contains nitride semiconductor, which can be a single wall carbon nanotube. The nitride semiconductor can be aluminum indium gallium nitride (AlxGayIn(1−x−y)N, 0≦x≦1, 0≦y≦1, and 0≦(1−x−y)≦1). Particularly, the co-axial carbon nanotube of thebuffer layer 11 containing gallium nitride having an inner cavity configured is horizontally grown from thecatalyst layer 120 by reaction of a gas combination containing N2, TMG (Trimethylgallium), and NH3 in the gaps between two adjacent patterns of thecatalyst layer 120. The growth direction of the gallium nitride having an inner cavity configured can be controlled by selecting the growth condition, such as the chemical composition, proportion, partial pressure, and temperature of the gas combination, or by selecting the particular lattice direction of thesubstrate 10 as the growth surface of thebuffer layer 11, for example the a plane (11-20) or the γ plane (1-102) of sapphire. Thereby, the co-axial carbon nanotube which contains gallium nitride having an inner cavity is horizontally grown in the gaps between two adjacent patterns of thecatalyst layer 120. - As shown in
FIG. 5 , thecatalyst layer 120 is then removed from thesubstrate 10 by chemical etching, plasma etching, or laser etching. - As shown in
FIG. 6 , thefirst film 121 is then grown on thesubstrate 10 in low temperature; thefirst film 121 consists of aluminum indium gallium nitride (AlsGatIn(1−s−t)N, 0≦s≦1, 0≦t≦1, and 0≦(1−s−t)≦1). - As shown in
FIG. 7 , thesecond film 122 is then grown on thefirst film 121 in high temperature; thesecond film 122 also consists of aluminum indium gallium nitride (AluGavIn(1−u−v)N, 0≦u≦1, 0≦v≦1, and 0≦(1−u−v)≦1). The Group III metal content of thefirst film 121 may be different from that of thesecond film 122. The doping concentration of thefirst film 121 can be the same as or different from that of thesecond film 122. - As shown in
FIG. 8 , the light emitting structure is then grown 13 on thesecond film 122; thelight emitting structure 13 sequentially includes thefirst cladding layer 131 connected to a top surface of thesecond film 122, alight emitting layer 132, and asecond cladding layer 133. - As shown in
FIG. 1 , thelight emitting structure 13 is then etched to expose a part of thesecond film 122 in a lateral side thereof. Thereafter, the transparentconductive layer 14 is formed on the top surface of thesecond clapping layer 133. Finally, thefirst electrode 15 and thesecond electrode 16 are formed on the transparentconductive layer 14 and the exposed part of thesecond film 122, respectively. - Since the
buffer layer 11 contains the co-axial carbon nanotube which consists of nitride semiconductor (such as the gallium nitride having an inner cavity configured) in horizontal direction, the horizontal lattice mismatches are substantially eliminated by thenitride semiconductor 122. Therefore, the lattice defects in thecap layer 12 and thelight emitting structure 13 grown from thenitride semiconductor 122 can be effectively decreased. - While various embodiments have been described, it is to be understood that the disclosure is not limited thereto. To the contrary, various modifications and similar arrangements (as would be apparent to those skilled in the art) are intended to also be covered. Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims (8)
1. A method for manufacturing a light emitting chip, comprising
providing a substrate with a catalyst layer formed thereon, the catalyst layer being etched to form a number of patterns which are spaced from each other by multiple gaps;
forming a buffer layer in the multiple gaps of the patterned catalyst layer, the buffer layer comprising a patterned carbon nano tube structure formed along an extending direction of the substrate, the carbon nano tube structure being comprised of nitride semiconductor;
removing the catalyst layer from the substrate;
growing a cap layer from the substrate to cover the buffer layer; and
growing a light emitting structure from a top of the cap layer, the light emitting structure sequentially comprising a first cladding layer, a light emitting layer, and a second cladding layer.
2. The method as claimed in claim 1 , wherein each part of the patterned carbon nano tube structure is extended from a lateral side of a corresponding pattern to an opposite side of an adjacent pattern of the catalyst layer.
3. The method as claimed in claim 1 , wherein the nitride semiconductor is (AlxGayIn(1−x−y)N, in which 0≦x≦1, 0≦y≦1, and 0≦(1−x−y)≦1.
4. The method as claimed in claim 1 , wherein the cap layer (AlsGatIn(1−s−t)N, in Which 0≦s≦1, 0≦t≦1, and 0≦(1−s−t)≦1.
5. The method as claimed in claim 1 , wherein the step of growing a cap layer comprises growing a first film on the substrate in a first temperature and growing a second film on the first film in a second temperature which is higher than the first temperature, the first film and the second film both consist of aluminum indium gallium nitride and have different Group III metal contents.
6. The method as claimed in claim 1 , further comprising forming a transparent conductive layer on a top of the second cladding layer.
7. The method as claimed in claim 6 , further comprising forming a first electrode formed on a top of the transparent conductive layer and forming a second electrode on a bottom of the substrate.
8. The method as claimed in claim 1 , further comprising etching the light emitting structure to expose a part of the cover layer in a lateral side thereof, forming a transparent conductive layer on the top surface of the second cladding layer, and forming a first electrode and the second electrode on the transparent conductive layer and the exposed part of the cover layer, respectively.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/787,758 US8497144B1 (en) | 2011-03-14 | 2013-03-06 | Method for manufacturing light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW100108464A TW201238076A (en) | 2011-03-14 | 2011-03-14 | Light-emitting semiconductor chip and method for manufacturing the same |
TW100108464A | 2011-03-14 | ||
TW100108464 | 2011-03-14 | ||
US13/091,141 US8431956B2 (en) | 2011-03-14 | 2011-04-21 | Light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure |
US13/787,758 US8497144B1 (en) | 2011-03-14 | 2013-03-06 | Method for manufacturing light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/091,141 Division US8431956B2 (en) | 2011-03-14 | 2011-04-21 | Light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure |
Publications (2)
Publication Number | Publication Date |
---|---|
US20130183785A1 true US20130183785A1 (en) | 2013-07-18 |
US8497144B1 US8497144B1 (en) | 2013-07-30 |
Family
ID=46827786
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/091,141 Expired - Fee Related US8431956B2 (en) | 2011-03-14 | 2011-04-21 | Light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure |
US13/787,758 Expired - Fee Related US8497144B1 (en) | 2011-03-14 | 2013-03-06 | Method for manufacturing light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/091,141 Expired - Fee Related US8431956B2 (en) | 2011-03-14 | 2011-04-21 | Light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure |
Country Status (2)
Country | Link |
---|---|
US (2) | US8431956B2 (en) |
TW (1) | TW201238076A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109599468A (en) * | 2018-11-20 | 2019-04-09 | 华中科技大学鄂州工业技术研究院 | Ultra-wide forbidden band aluminium nitride material epitaxial wafer and preparation method thereof |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102760804B (en) * | 2011-04-29 | 2015-01-21 | 清华大学 | led |
CN103367554B (en) * | 2012-03-28 | 2016-03-30 | 清华大学 | The preparation method of light-emitting diode |
CN103474525B (en) * | 2012-06-07 | 2016-04-27 | 清华大学 | The preparation method of light-emitting diode |
CN103811606A (en) * | 2012-11-13 | 2014-05-21 | 展晶科技(深圳)有限公司 | Light-emitting diode and light-emitting diode manufacturing method |
CN112993101B (en) * | 2021-03-08 | 2022-05-17 | 华灿光电(浙江)有限公司 | Light-emitting diode epitaxial wafer preparation method |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5432808A (en) * | 1993-03-15 | 1995-07-11 | Kabushiki Kaisha Toshiba | Compound semicondutor light-emitting device |
US5656832A (en) * | 1994-03-09 | 1997-08-12 | Kabushiki Kaisha Toshiba | Semiconductor heterojunction device with ALN buffer layer of 3nm-10nm average film thickness |
US20080007157A1 (en) * | 2006-07-10 | 2008-01-10 | Yazaki Corporation | Compound of nanostructures and polymer for use in electroluminescent device |
-
2011
- 2011-03-14 TW TW100108464A patent/TW201238076A/en unknown
- 2011-04-21 US US13/091,141 patent/US8431956B2/en not_active Expired - Fee Related
-
2013
- 2013-03-06 US US13/787,758 patent/US8497144B1/en not_active Expired - Fee Related
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109599468A (en) * | 2018-11-20 | 2019-04-09 | 华中科技大学鄂州工业技术研究院 | Ultra-wide forbidden band aluminium nitride material epitaxial wafer and preparation method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20120235205A1 (en) | 2012-09-20 |
US8431956B2 (en) | 2013-04-30 |
TW201238076A (en) | 2012-09-16 |
US8497144B1 (en) | 2013-07-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5237570B2 (en) | Vertical light emitting device manufacturing method | |
US8330173B2 (en) | Nanostructure having a nitride-based quantum well and light emitting diode employing the same | |
US8497144B1 (en) | Method for manufacturing light emitting chip having buffer layer with nitride semiconductor in carbon nano tube structure | |
US8664687B2 (en) | Nitride semiconductor light-emitting device and process for producing the same | |
US20080191191A1 (en) | Light Emitting Diode of a Nanorod Array Structure Having a Nitride-Based Multi Quantum Well | |
JP2008172040A (en) | Semiconductor light emitting element, method of manufacturing semiconductor light emitting element, backlight, display and electronic equipment | |
JP2007184411A (en) | LIGHT EMITTING DIODE AND ITS MANUFACTURING METHOD, INTEGRATED LIGHT EMITTING DIODE AND ITS MANUFACTURING METHOD, LIGHT EMITTING DIODE BACKLIGHT AND LIGHT EMITTING DIODE LIGHTING DEVICE | |
KR20130127389A (en) | Light-emitting diode display and method of producing the same | |
JP2008034803A (en) | Semiconductor light emitting device and method of manufacturing the same | |
JP2008270689A (en) | GaN-based light emitting diode device and method for manufacturing the same | |
JP2009141093A (en) | Light emitting device and method for manufacturing light emitting device | |
TWI493747B (en) | Light-emitting diode and method of forming same | |
CN106711295A (en) | Growth method of GaN-based light emitting diode epitaxial wafer | |
JP5638543B2 (en) | Method for manufacturing light emitting device | |
US8253147B2 (en) | Light emitting chip and method for manufacturing the same | |
TWI437731B (en) | Semiconductor optoelectronic component with improved light extraction rate and method of manufacturing same | |
JP3157124U (en) | Structure of gallium nitride based light-emitting diode | |
KR102089499B1 (en) | Semiconductor light emitting device and method of manufacturing the same | |
KR102134239B1 (en) | Semiconductor light emitting device and method of manufacturing the same | |
JP2009123836A (en) | Nitride semiconductor light-emitting element | |
CN103872200B (en) | Form the method for semiconductor layer, light emitting semiconductor device and manufacture method thereof | |
JP4353125B2 (en) | LIGHT EMITTING ELEMENT AND MANUFACTURING METHOD THEREOF | |
KR102100749B1 (en) | Semiconductor light emitting device and method of manufacturing the same | |
CN102683527B (en) | Semiconductor light-emitting chip and manufacturing method thereof | |
TW201349564A (en) | Method for forming a light emitting device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HON HAI PRECISION INDUSTRY CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TSANG, JIAN-SHIHN;REEL/FRAME:029936/0617 Effective date: 20110414 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.) |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20170730 |