US20160155837A1 - Metal oxide semiconductor device and method for forming the same - Google Patents
Metal oxide semiconductor device and method for forming the same Download PDFInfo
- Publication number
- US20160155837A1 US20160155837A1 US14/583,600 US201414583600A US2016155837A1 US 20160155837 A1 US20160155837 A1 US 20160155837A1 US 201414583600 A US201414583600 A US 201414583600A US 2016155837 A1 US2016155837 A1 US 2016155837A1
- Authority
- US
- United States
- Prior art keywords
- buffer layer
- metal oxide
- oxide semiconductor
- forming
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 78
- 239000004065 semiconductor Substances 0.000 title claims abstract description 33
- 229910044991 metal oxide Inorganic materials 0.000 title claims abstract description 23
- 150000004706 metal oxides Chemical class 0.000 title claims abstract description 23
- 239000000758 substrate Substances 0.000 claims abstract description 37
- 230000000295 complement effect Effects 0.000 claims abstract description 6
- 230000008569 process Effects 0.000 claims description 53
- 239000002019 doping agent Substances 0.000 claims description 43
- 238000009792 diffusion process Methods 0.000 claims description 17
- 229910052698 phosphorus Inorganic materials 0.000 claims description 11
- 238000005530 etching Methods 0.000 claims description 10
- 239000000463 material Substances 0.000 claims description 9
- 229910052787 antimony Inorganic materials 0.000 claims description 5
- 229910052785 arsenic Inorganic materials 0.000 claims description 5
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims 2
- 239000010410 layer Substances 0.000 description 108
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical group O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 7
- 229910052732 germanium Inorganic materials 0.000 description 7
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 7
- 239000011574 phosphorus Substances 0.000 description 7
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- 238000000137 annealing Methods 0.000 description 5
- 229910052799 carbon Inorganic materials 0.000 description 5
- 229910021332 silicide Inorganic materials 0.000 description 5
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 3
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 3
- 229910052681 coesite Inorganic materials 0.000 description 3
- 229910052906 cristobalite Inorganic materials 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- 229910052682 stishovite Inorganic materials 0.000 description 3
- 229910052905 tridymite Inorganic materials 0.000 description 3
- 229910015900 BF3 Inorganic materials 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- WTEOIRVLGSZEPR-UHFFFAOYSA-N boron trifluoride Chemical compound FB(F)F WTEOIRVLGSZEPR-UHFFFAOYSA-N 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- LXEXBJXDGVGRAR-UHFFFAOYSA-N trichloro(trichlorosilyl)silane Chemical compound Cl[Si](Cl)(Cl)[Si](Cl)(Cl)Cl LXEXBJXDGVGRAR-UHFFFAOYSA-N 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 241000252506 Characiformes Species 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 1
- 229910007245 Si2Cl6 Inorganic materials 0.000 description 1
- -1 SiGe Inorganic materials 0.000 description 1
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 150000001450 anions Chemical class 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000003610 charcoal Substances 0.000 description 1
- 238000005234 chemical deposition Methods 0.000 description 1
- 239000012459 cleaning agent Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000008367 deionised water Substances 0.000 description 1
- 229910021641 deionized water Inorganic materials 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- QPJSUIGXIBEQAC-UHFFFAOYSA-N n-(2,4-dichloro-5-propan-2-yloxyphenyl)acetamide Chemical compound CC(C)OC1=CC(NC(C)=O)=C(Cl)C=C1Cl QPJSUIGXIBEQAC-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Chemical compound O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H01L29/785—
-
- H01L29/66636—
-
- H01L29/66795—
-
- H01L29/7848—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/834—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge further characterised by the dopants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
Definitions
- the present invention is related to a metal oxide semiconductor (MOS) device and a method of forming the same, and more particularly, to a MOS device with novel epitaxial structure and a method of forming the same.
- MOS metal oxide semiconductor
- Fin-FET Fin-shaped FETs
- the manufacturing processes of Fin-FET devices can be integrated into traditional logic device processes, and thus are more compatible.
- the three-dimensional structure of the Fin-FET increases the overlapping area between the gate and the substrate, the channel region is controlled more effectively. This therefore reduces drain-induced barrier lowering (DIBL) effect and short channel effect.
- DIBL drain-induced barrier lowering
- the channel region is longer for the same gate length. Therefore, the current between the source and the drain is increased. In current years, the development of the Fin-FETS is still aiming to devices with smaller scales.
- the present invention therefore provides a novel MOS device and a forming method thereof, which exhibits outstanding electrical performance and good reliability.
- a MOS device comprises a gate structure and an epitaxial structure.
- the gate structure is disposed on a substrate.
- the epitaxial structure is disposed in the substrate at one side of the gate structure and a part thereof serves a source/drain of the MOS, wherein the epitaxial structure comprises: a first buffer layer with a second conductive type, a second buffer layer, and an epitaxial layer with a first conductive type complementary to the second conductive type.
- a forming method of a MOS device is provided. First, agate structure is formed on the substrate, and at least a recess is formed in the substrate at one side of the gate structure. An epitaxial structure is formed in the recess, wherein the epitaxial structure comprises: a first buffer layer with a second conductive type, a second buffer layer, and an epitaxial layer with a first conductive type complementary to the second conductive type.
- the MOS device and the forming method thereof set forth in the present invention are featured with the novel epitaxial structure. Based on this structure, the MOS device can have better reliability and the problem of leakage current can be overcome.
- FIG. 1 to FIG. 10 show schematic diagrams of the method for forming a MOS device according to one embodiment of the present invention.
- FIG. 1 to FIG. 10 showing schematic diagrams of the method for forming a MOS device according to one embodiment of the present invention, wherein FIG. 1 and FIG. 2 are three-dimensional view and FIG. 3 to FIG. 10 are cross-sectional view taken along line AA′ in FIG. 1 and FIG. 2 .
- a semiconductor substrate 300 is provided to serve as a base for forming devices, components, or circuits.
- the substrate 300 is preferably composed of a silicon containing material. Silicon containing materials include, but are not limited to, Si, single crystal Si, polycrystalline Si, SiGe, single crystal silicon germanium, polycrystalline silicon germanium, or silicon doped with carbon, amorphous Si and combinations and multi-layered materials thereof.
- the semiconductor substrate 300 may also be composed of other semiconductor materials, such as germanium, and compound semiconductor substrates, such as type III/V semiconductor substrates, e.g., GaAs.
- the semiconductor substrate 300 is depicted as a bulk semiconductor substrate, the arrangement of a semiconductor on an insulator substrate, such as silicon-on-insulator (SOI) substrates, is also suitable for the semiconductor substrate 300 .
- a plurality of fin structures 304 and a plurality of shallow trench isolations (STI) 302 are disposed on the substrate 300 .
- the fin structures 304 generally extend along a first direction 402 , and are arranged with the STIs 302 alternatively.
- the method for forming the fin structure 304 includes, for example, forming a patterned hard mask layer (not shown) on the substrate 300 , performing an etching process to form a plurality of trenches (not shown) in the substrate 300 , filling an insulating material such as SiO 2 into the trenches, and performing a planarization and/or etching process to form said STIs 302 .
- a patterned hard mask layer not shown
- an etching process to form a plurality of trenches (not shown) in the substrate 300
- an insulating material such as SiO 2
- a plurality of gate structures 306 are formed on the substrate 300 .
- the gate structures generally extend along a second direction 404 which is substantially perpendicular to the first direction 402 .
- the gate structure 306 includes (from bottom to top) a gate dielectric layer 306 A, a conductive layer 306 B and a capping layer 306 C.
- the gate dielectric layer 306 A includes SiO 2 or high-k dielectric materials, such as a material having dielectric constant greater than 4 .
- the conductive layer 306 B can include metal or poly-silicon.
- the capping layer 306 C includes, for example, silicon nitride (SiN), silicon carbide (SiC) or silicon oxynitride (SiON).
- the capping layer 306 C may be one or multi layers composed of different dielectric materials.
- the capping layer 306 C may comprise a first capping layer (not shown) and a second capping layer (not shown), which is composed of SiO 2 and SiN, respectively.
- a spacer 310 may be formed on at least a sidewall of the gate structure 306 .
- the spacer 310 can be a single layer or a composite layer, which is composed of high temperature oxide (HTO), silicon nitride, silicon oxide or silicon nitride (HCD-SiN) formed by hexachlorodisilane, Si 2 Cl 6 ).
- HTO high temperature oxide
- HCD-SiN silicon nitride
- anion implantation process can be selectively performed to forma light doped drain (LDD) 308 in the fin structure 304 (or the substrate 300 ) at two sides of the gate structure 306 (LDD 308 is now shown in FIG. 2 but is shown in the following figures).
- the LDD 308 has a first conductive type dopant.
- the first conductivity type dopant is P type dopant, such as boron (B) and/or boron fluoride (BF).
- P type dopant such as boron (B) and/or boron fluoride (BF).
- N-type dopant such as arsenic (As) and/or phosphorus (P) and/or antimony (Sb), but are not limited thereto.
- one or more than one etching process is performed to form at least one recess 312 in the fin structure 304 (or the substrate 300 ) at at least one side of the gate structure 306 .
- the recess 312 has a relatively horizontal bottom surface 312 B and a relatively vertical sidewall 312 S, in which the edge therebetween is preferably curved.
- the recess 312 is formed, for instance, by one or more than one dry etching process, wherein the bias power of the later etching processes are gradually changed until the curved recess 312 is formed.
- the recess 312 may also be formed by a wet etching process and comprises a diamond or hexagonal shape in cross-section.
- a pre-clean process is selectively conducted by using cleaning agent such as diluted hydrofluoric acid (HF) or Piranha solution (also called “SPM”) that contains sulfuric acid (H 2 SO 4 ) , hydrogen peroxide (H 2 O 2 ), and deionized water to remove native oxide or other impurities from the surface of the recess 312 .
- cleaning agent such as diluted hydrofluoric acid (HF) or Piranha solution (also called “SPM”) that contains sulfuric acid (H 2 SO 4 ) , hydrogen peroxide (H 2 O 2 ), and deionized water to remove native oxide or other impurities from the surface of the recess 312 .
- a first buffer layer 314 is formed in the recess 312 , covering a surface of the fin structure 304 (or the substrate 300 ) in the recess 312 .
- the material of the first buffer layer 314 may include silicide phosphorus (SiP) or silicon carbon (SiC); while the subsequently formed transistor is a P type transistor, the material of the first buffer layer 314 may include silicide germanium (SiGe).
- the first buffer layer 314 has a second conductivity type, which is complementary to the first conductivity type.
- the first buffer layer 314 is preferably formed only on the bottom surface 312 B of the recess 312 , but is not formed on the sidewall 312 S of the recess 312 .
- the method for forming the first buffer layer 312 comprises a first selective epitaxial growth (SEG) process.
- this first SEG process comprises at least one selective epitaxial growth process and at least one etching process.
- an SEG process is firstly conducted, following by an etching process to completely remove the epitaxial layer on the sidewall 312 S and preferably do not or only slightly remove the epitaxial layer on the bottom surface 312 B.
- the cycle “SEG process ⁇ etching process” is repeated for many times, until there is no epitaxial layer on the sidewall 312 S.
- the first buffer layer 314 may be also formed on a small portion of the sidewall 312 S of the recess. For example, it can be formed on a lower 1 ⁇ 2 to 1 ⁇ 3 portion of the sidewall 312 S.
- the first buffer layer 314 can be formed in situ by introducing a second conductivity type doped during the SEG process. While in another embodiment, it can be performed by conducting an implantation process after all the SEG processes. In still another embodiment, an ion implantation process can be additionally performed before forming the first buffer layer 314 , in order to form a doping region (not shown) in the substrate 300 under the bottom surface 312 B of the recess 312 .
- a second buffer layer 316 is formed in the recess 312 , covering the first buffer layer 314 and the sidewall 312 S of the recess 312 .
- the material of the second buffer layer 316 is substantially the same as that of the first buffer layer 314 .
- a concentration of germanium (P-type transistor) or the carbon/phosphorus (N-type transistor) in the second buffer layer 316 is greater than a concentration of germanium (P-type transistor) or carbon/phosphorus (N-type transistor) in the first buffer layer 314 .
- they can be the same.
- the second buffer layer 316 in the present invention preferably is an un-doped epitaxial layer, i.e.
- the second buffer layer 314 is formed by a second SEG process and preferably grows conformally on a surface of the sidewall 312 S of the recess 312 and the first buffer layer 314 , so that the second buffer layer 316 has a U-shaped cross-section and preferably has a uniform thickness.
- an epitaxial layer 318 is formed on the second buffer layer 316 .
- the epitaxial layer 318 completely fills the recess 312 , and slightly protrudes from the recess 312 .
- a top surface of the epitaxial layer 318 can be located at an opening of the recess 312 and leveled with a top of fin structure 304 .
- a concentration of germanium (P-type transistor) or the carbon/phosphorus (N-type transistor) in the epitaxial layer 318 is greater than a concentration of germanium (P-type transistor) or carbon/phosphorus (N-type transistor) in the second buffer layer 316 . In another embodiment, they can be the same.
- the method for forming the epitaxial layer 318 comprises a third SEG process which comprises a single layer growth process or a multi layers growth process, wherein the concentrations of germanium, carbon or phosphorus can be gradually increased.
- the forming method of the epitaxial layer 318 is not limited thereto.
- the first buffer layer 314 , the second buffer layer 316 and the epitaxial layer 318 are collectively referred to an epitaxial structure 320 .
- an ion implantation process is conducted and a first conductivity type dopant is formed in all or a part of the epitaxial layer 318 , thereby forming a source/drain region 322 .
- the first conductive type dopant can be implanted into the epitaxial layer 318 in-situ along with the third SEG process, so as to form the epitaxial layer 318 and the source/drain region 322 simultaneously.
- an annealing process is performed to make the second conductivity type dopant in the first buffer layer 314 diffuse outwardly, thereby forming a diffusion region 314 D.
- a boundary of the diffusion region 314 D is located at two horizontal sides (left and right in cross-section) of the first buffer layer 314 or below the first buffer layer 314 , or at the second buffer layer 316 .
- the dopant does not diffuse to the fin structure 304 (or substrate 300 ) near the sidewall of the second buffer layer 316 .
- the diffusion region 314 D may reach a lower portion of the sidewall 312 S of the recess 312 .
- the epitaxial layer 318 is surrounded by the second buffer layer 316 , and the first conductivity type dopant in the epitaxial layer 318 would only diffuse into the second buffer layer 316 , and preferably not diffuse into the substrate 300 .
- the diffusion region 314 D could extend to the fin structure 304 (or the substrate 300 ) adjacent to the sidewall 312 S.
- the boundary thereof preferably is not higher than 1 ⁇ 2 to 1 ⁇ 3 height of the sidewall 312 S (from bottom to top).
- conducting the annealing process is not limited to the time for forming the source/drain region 322 , and can also be right after the first SEG process for forming the first buffer layer 314 , right after the second SEG process for forming the second buffer layer 316 , or right after the third SEG process forming the epitaxial layer 318 , either being held once or multiple times.
- the annealing process can be conducted after the first buffer layer 314 is formed so as to form the diffusion region 314 D, and then the second buffer layer 316 and the epitaxial layer 318 are formed.
- the second buffer layer 316 does not have the second conductivity type dopant from the diffusion region 314 D, nor the first conductivity type layer dopant from the epitaxial layer 318 .
- a small part of the second buffer layer 316 would have the first conductivity type layer dopant from the epitaxial layer 318 but does not have the second conductivity type dopant from the diffusion region 314 D.
- the annealing process can be optionally omitted and is incorporated into previous steps such as the first SEG process for forming the first buffer layer 314 , the second SEG process for forming the second buffer layer 316 , or the third SEG process forming the epitaxial layer 318 .
- the diffusion region 314 D can be formed.
- the annealing process is not performed and the diffusion region 314 D can be omitted.
- the covering layer 324 comprises silicon-based material, and can be formed by a chemical deposition process (CVD) process for example.
- the covering layer 324 may be used as a sacrificial layer in the subsequent metal silicide process, to react with cobalt to form a metal silicide thereon.
- the covering layer 324 may be omitted depending on the product design.
- a metal silicide layer (not shown), a contact etching stop layer (CESL) (not shown) , an inter-dielectric layer (ILD) (not shown).
- a metal gate replacement process can be performed to convert the gate structure 306 to a metal gate.
- the epitaxial structure 320 includes the first buffer layer 314 , the second buffer layer 316 and the epitaxial layer 318 , wherein the first buffer layer 314 has the second conductivity type dopant and is only disposed on the bottom surface 312 B of the recess 312 , the second buffer layer 316 does not have conductive dopant and has a U-shaped cross-section, the epitaxial layer 318 has the first conductivity type dopant and completely fills the recess 312 .
- the diffusion region 314 D has the second conductivity type dopant, surrounding the first buffer layer 314 and preferably not contacting the second buffer layer 316 .
- the MOS device at least comprise the following advantages: first, since the epitaxial layer 318 is encompassed by the second buffer layer 316 , the first conductivity type dopant in the epitaxial layer 318 is not diffused into the fin structure 304 (or the substrate 300 ), and the short-channel effect may not occur. Second, the first conductive type dopant in the epitaxial layer 318 and the second conductivity type dopant in the diffusion region 314 D form a PN junction, so the transistor will not suffered from current leakage downwardly into the substrate 300 , thereby upgrading the electrical performance.
- the first buffer layer 314 or the diffusion region 314 D preferably does not contact the second buffer layer 316 on the sidewalls 312 B of the recess 312 , which will not increase the resistance and/or the capacitance of the transistor.
- the threshold voltage (Vt) of the device may still be remained in a low value.
- the MOS device and the forming method thereof set forth in the present invention are featured with the novel epitaxial structure. Based on this structure, the MOS device can have better reliability and the problem of leakage current can be overcome.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention is related to a metal oxide semiconductor (MOS) device and a method of forming the same, and more particularly, to a MOS device with novel epitaxial structure and a method of forming the same.
- 2. Description of the Prior Art
- In recent years, as various kinds of consumer electronic products are being constantly modified towards increased miniaturization, the size of semiconductor components are modified to be reduced accordingly, in order to meet high integration, high performance, low power consumption, and the demands of products.
- However, with the increasing miniaturization of electronic products, current planar FETs no longer meet the requirements of the products. Thus, non-planar FETs such as Fin-shaped FETs (Fin-FET) have been developed, which includes a three-dimensional channel structure. The manufacturing processes of Fin-FET devices can be integrated into traditional logic device processes, and thus are more compatible. In addition, since the three-dimensional structure of the Fin-FET increases the overlapping area between the gate and the substrate, the channel region is controlled more effectively. This therefore reduces drain-induced barrier lowering (DIBL) effect and short channel effect. Moreover, the channel region is longer for the same gate length. Therefore, the current between the source and the drain is increased. In current years, the development of the Fin-FETS is still aiming to devices with smaller scales.
- The present invention therefore provides a novel MOS device and a forming method thereof, which exhibits outstanding electrical performance and good reliability.
- According to one embodiment of the present invention, a MOS device is provided. The MOS device comprises a gate structure and an epitaxial structure. The gate structure is disposed on a substrate. The epitaxial structure is disposed in the substrate at one side of the gate structure and a part thereof serves a source/drain of the MOS, wherein the epitaxial structure comprises: a first buffer layer with a second conductive type, a second buffer layer, and an epitaxial layer with a first conductive type complementary to the second conductive type.
- According to another embodiment, a forming method of a MOS device is provided. First, agate structure is formed on the substrate, and at least a recess is formed in the substrate at one side of the gate structure. An epitaxial structure is formed in the recess, wherein the epitaxial structure comprises: a first buffer layer with a second conductive type, a second buffer layer, and an epitaxial layer with a first conductive type complementary to the second conductive type.
- The MOS device and the forming method thereof set forth in the present invention are featured with the novel epitaxial structure. Based on this structure, the MOS device can have better reliability and the problem of leakage current can be overcome.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIG. 1 toFIG. 10 show schematic diagrams of the method for forming a MOS device according to one embodiment of the present invention. - To provide a better understanding of the presented invention, preferred embodiments will be made in detail. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements.
- Please refer to
FIG. 1 toFIG. 10 , showing schematic diagrams of the method for forming a MOS device according to one embodiment of the present invention, whereinFIG. 1 andFIG. 2 are three-dimensional view andFIG. 3 toFIG. 10 are cross-sectional view taken along line AA′ inFIG. 1 andFIG. 2 . - Please see
FIG. 1 . Asemiconductor substrate 300 is provided to serve as a base for forming devices, components, or circuits. Thesubstrate 300 is preferably composed of a silicon containing material. Silicon containing materials include, but are not limited to, Si, single crystal Si, polycrystalline Si, SiGe, single crystal silicon germanium, polycrystalline silicon germanium, or silicon doped with carbon, amorphous Si and combinations and multi-layered materials thereof. Thesemiconductor substrate 300 may also be composed of other semiconductor materials, such as germanium, and compound semiconductor substrates, such as type III/V semiconductor substrates, e.g., GaAs. Although thesemiconductor substrate 300 is depicted as a bulk semiconductor substrate, the arrangement of a semiconductor on an insulator substrate, such as silicon-on-insulator (SOI) substrates, is also suitable for thesemiconductor substrate 300. A plurality offin structures 304 and a plurality of shallow trench isolations (STI) 302 are disposed on thesubstrate 300. As shown inFIG. 1 , thefin structures 304 generally extend along afirst direction 402, and are arranged with theSTIs 302 alternatively. The method for forming thefin structure 304 includes, for example, forming a patterned hard mask layer (not shown) on thesubstrate 300, performing an etching process to form a plurality of trenches (not shown) in thesubstrate 300, filling an insulating material such as SiO2 into the trenches, and performing a planarization and/or etching process to form saidSTIs 302. As a result, the protruding portion of thesubstrate 300 above STI 302 becomes thefin structures 304. - As shown in
FIG. 2 , a plurality ofgate structures 306 are formed on thesubstrate 300. The gate structures generally extend along asecond direction 404 which is substantially perpendicular to thefirst direction 402. In one embodiment, thegate structure 306 includes (from bottom to top) a gatedielectric layer 306A, aconductive layer 306B and acapping layer 306C. In one embodiment, the gatedielectric layer 306A, includes SiO2 or high-k dielectric materials, such as a material having dielectric constant greater than 4. Theconductive layer 306B can include metal or poly-silicon. Thecapping layer 306C includes, for example, silicon nitride (SiN), silicon carbide (SiC) or silicon oxynitride (SiON). In one embodiment, thecapping layer 306C may be one or multi layers composed of different dielectric materials. For example, thecapping layer 306C may comprise a first capping layer (not shown) and a second capping layer (not shown), which is composed of SiO2 and SiN, respectively. Aspacer 310 may be formed on at least a sidewall of thegate structure 306. Thespacer 310 can be a single layer or a composite layer, which is composed of high temperature oxide (HTO), silicon nitride, silicon oxide or silicon nitride (HCD-SiN) formed by hexachlorodisilane, Si2Cl6). In one embodiment, prior to forming thespacer 310, anion implantation process can be selectively performed to forma light doped drain (LDD) 308 in the fin structure 304 (or the substrate 300) at two sides of the gate structure 306 (LDD 308 is now shown inFIG. 2 but is shown in the following figures). In one embodiment, the LDD 308 has a first conductive type dopant. When the subsequently formed transistor is a P-type transistor, the first conductivity type dopant is P type dopant, such as boron (B) and/or boron fluoride (BF). Conversely, if the transistor is an N-type transistor, the first conductivity type dopant an N-type dopant such as arsenic (As) and/or phosphorus (P) and/or antimony (Sb), but are not limited thereto. - As shown in the cross-sectional view of
FIG. 3 , one or more than one etching process is performed to form at least onerecess 312 in the fin structure 304 (or the substrate 300) at at least one side of thegate structure 306. In one preferred embodiment of the present invention, therecess 312 has a relativelyhorizontal bottom surface 312B and a relativelyvertical sidewall 312S, in which the edge therebetween is preferably curved. Therecess 312 is formed, for instance, by one or more than one dry etching process, wherein the bias power of the later etching processes are gradually changed until thecurved recess 312 is formed. In another embodiment, therecess 312 may also be formed by a wet etching process and comprises a diamond or hexagonal shape in cross-section. After therecess 312 is formed, a pre-clean process is selectively conducted by using cleaning agent such as diluted hydrofluoric acid (HF) or Piranha solution (also called “SPM”) that contains sulfuric acid (H2SO4) , hydrogen peroxide (H2O2), and deionized water to remove native oxide or other impurities from the surface of therecess 312. - As shown in
FIG. 4 , afirst buffer layer 314 is formed in therecess 312, covering a surface of the fin structure 304 (or the substrate 300) in therecess 312. In one embodiment, when the subsequently formed transistor is an N type transistor, the material of thefirst buffer layer 314 may include silicide phosphorus (SiP) or silicon carbon (SiC); while the subsequently formed transistor is a P type transistor, the material of thefirst buffer layer 314 may include silicide germanium (SiGe). In the present invention, thefirst buffer layer 314 has a second conductivity type, which is complementary to the first conductivity type. One feature of the present invention is that thefirst buffer layer 314 is preferably formed only on thebottom surface 312B of therecess 312, but is not formed on thesidewall 312S of therecess 312. The method for forming thefirst buffer layer 312 comprises a first selective epitaxial growth (SEG) process. In one embodiment, this first SEG process comprises at least one selective epitaxial growth process and at least one etching process. For example, an SEG process is firstly conducted, following by an etching process to completely remove the epitaxial layer on thesidewall 312S and preferably do not or only slightly remove the epitaxial layer on thebottom surface 312B. If the epitaxial layer on thesidewall 312S cannot be completely removed in one etching process, then the cycle “SEG process→etching process” is repeated for many times, until there is no epitaxial layer on thesidewall 312S. In another embodiment, thefirst buffer layer 314 may be also formed on a small portion of thesidewall 312S of the recess. For example, it can be formed on a lower ½ to ⅓ portion of thesidewall 312S. Further, since thefirst buffer layer 314 has a second conductivity type dopant, in one embodiment, thefirst buffer layer 314 can be formed in situ by introducing a second conductivity type doped during the SEG process. While in another embodiment, it can be performed by conducting an implantation process after all the SEG processes. In still another embodiment, an ion implantation process can be additionally performed before forming thefirst buffer layer 314, in order to form a doping region (not shown) in thesubstrate 300 under thebottom surface 312B of therecess 312. - As shown in
FIG. 5 , asecond buffer layer 316 is formed in therecess 312, covering thefirst buffer layer 314 and thesidewall 312S of therecess 312. The material of thesecond buffer layer 316 is substantially the same as that of thefirst buffer layer 314. In one embodiment, a concentration of germanium (P-type transistor) or the carbon/phosphorus (N-type transistor) in thesecond buffer layer 316 is greater than a concentration of germanium (P-type transistor) or carbon/phosphorus (N-type transistor) in thefirst buffer layer 314. In another embodiment, they can be the same. In addition, thesecond buffer layer 316 in the present invention preferably is an un-doped epitaxial layer, i.e. without a first conductivity type dopant or a second conductivity type dopant. In one embodiment, thesecond buffer layer 314 is formed by a second SEG process and preferably grows conformally on a surface of thesidewall 312S of therecess 312 and thefirst buffer layer 314, so that thesecond buffer layer 316 has a U-shaped cross-section and preferably has a uniform thickness. - Next, as shown in
FIG. 6 , anepitaxial layer 318 is formed on thesecond buffer layer 316. In one embodiment, theepitaxial layer 318 completely fills therecess 312, and slightly protrudes from therecess 312. Alternatively, a top surface of theepitaxial layer 318 can be located at an opening of therecess 312 and leveled with a top offin structure 304. In one embodiment, a concentration of germanium (P-type transistor) or the carbon/phosphorus (N-type transistor) in theepitaxial layer 318 is greater than a concentration of germanium (P-type transistor) or carbon/phosphorus (N-type transistor) in thesecond buffer layer 316. In another embodiment, they can be the same. The method for forming theepitaxial layer 318 comprises a third SEG process which comprises a single layer growth process or a multi layers growth process, wherein the concentrations of germanium, carbon or phosphorus can be gradually increased. However, the forming method of theepitaxial layer 318 is not limited thereto. Thefirst buffer layer 314, thesecond buffer layer 316 and theepitaxial layer 318 are collectively referred to anepitaxial structure 320. - Subsequently, as shown in
FIG. 7 , an ion implantation process is conducted and a first conductivity type dopant is formed in all or a part of theepitaxial layer 318, thereby forming a source/drain region 322. In another embodiment, the first conductive type dopant can be implanted into theepitaxial layer 318 in-situ along with the third SEG process, so as to form theepitaxial layer 318 and the source/drain region 322 simultaneously. - Next, as shown in
FIG. 8 , an annealing process is performed to make the second conductivity type dopant in thefirst buffer layer 314 diffuse outwardly, thereby forming adiffusion region 314D. Preferably, a boundary of thediffusion region 314D is located at two horizontal sides (left and right in cross-section) of thefirst buffer layer 314 or below thefirst buffer layer 314, or at thesecond buffer layer 316. Preferably, the dopant does not diffuse to the fin structure 304 (or substrate 300) near the sidewall of thesecond buffer layer 316. In another embodiment, thediffusion region 314D may reach a lower portion of thesidewall 312S of therecess 312. Further, since theepitaxial layer 318 is surrounded by thesecond buffer layer 316, and the first conductivity type dopant in theepitaxial layer 318 would only diffuse into thesecond buffer layer 316, and preferably not diffuse into thesubstrate 300. In another embodiment, as shown inFIG. 9 , when thefirst buffer layer 314 is formed on a lower portion thesidewall 312S, thediffusion region 314D could extend to the fin structure 304 (or the substrate 300) adjacent to thesidewall 312S. However, the boundary thereof preferably is not higher than ½ to ⅓ height of thesidewall 312S (from bottom to top). Furthermore, conducting the annealing process is not limited to the time for forming the source/drain region 322, and can also be right after the first SEG process for forming thefirst buffer layer 314, right after the second SEG process for forming thesecond buffer layer 316, or right after the third SEG process forming theepitaxial layer 318, either being held once or multiple times. For example, the annealing process can be conducted after thefirst buffer layer 314 is formed so as to form thediffusion region 314D, and then thesecond buffer layer 316 and theepitaxial layer 318 are formed. It is noted that in this embodiment, since thefirst diffusion region 314D is formed before thesecond buffer layer 316, which does not have dopant, thesecond buffer layer 316 does not have the second conductivity type dopant from thediffusion region 314D, nor the first conductivity type layer dopant from theepitaxial layer 318. In another embodiment, a small part of thesecond buffer layer 316 would have the first conductivity type layer dopant from theepitaxial layer 318 but does not have the second conductivity type dopant from thediffusion region 314D. Alternatively, depending on different manufacturing processes, the annealing process can be optionally omitted and is incorporated into previous steps such as the first SEG process for forming thefirst buffer layer 314, the second SEG process for forming thesecond buffer layer 316, or the third SEG process forming theepitaxial layer 318. Has one of the above SEG process been conducted in a predetermined temperature, i.e. between 600 degrees Celsius and 900 degrees Celsius, thediffusion region 314D can be formed. In still another embodiment, the annealing process is not performed and thediffusion region 314D can be omitted. - Next, as shown in
FIG. 10 , a covering layer is formed conformally along top of theepitaxial layer 318. In one embodiment, thecovering layer 324 comprises silicon-based material, and can be formed by a chemical deposition process (CVD) process for example. Thecovering layer 324 may be used as a sacrificial layer in the subsequent metal silicide process, to react with cobalt to form a metal silicide thereon. In another embodiment, thecovering layer 324 may be omitted depending on the product design. - Thereafter, other components of a transistor can be formed, such as a metal silicide layer (not shown), a contact etching stop layer (CESL) (not shown) , an inter-dielectric layer (ILD) (not shown). Alternatively, a metal gate replacement process can be performed to convert the
gate structure 306 to a metal gate. These processes are well known to those skilled in the art and are not described for the sake of simplicity. Moreover, the foregoing embodiments take non-planar transistor for examples, but those skilled in the art would realize that the present invention may also be applied to planar transistors. - The present invention is characterized in that, the
epitaxial structure 320 includes thefirst buffer layer 314, thesecond buffer layer 316 and theepitaxial layer 318, wherein thefirst buffer layer 314 has the second conductivity type dopant and is only disposed on thebottom surface 312B of therecess 312, thesecond buffer layer 316 does not have conductive dopant and has a U-shaped cross-section, theepitaxial layer 318 has the first conductivity type dopant and completely fills therecess 312. Thediffusion region 314D has the second conductivity type dopant, surrounding thefirst buffer layer 314 and preferably not contacting thesecond buffer layer 316. With such structure, the MOS device at least comprise the following advantages: first, since theepitaxial layer 318 is encompassed by thesecond buffer layer 316, the first conductivity type dopant in theepitaxial layer 318 is not diffused into the fin structure 304 (or the substrate 300), and the short-channel effect may not occur. Second, the first conductive type dopant in theepitaxial layer 318 and the second conductivity type dopant in thediffusion region 314D form a PN junction, so the transistor will not suffered from current leakage downwardly into thesubstrate 300, thereby upgrading the electrical performance. Third, thefirst buffer layer 314 or thediffusion region 314D preferably does not contact thesecond buffer layer 316 on the sidewalls 312B of therecess 312, which will not increase the resistance and/or the capacitance of the transistor. The threshold voltage (Vt) of the device may still be remained in a low value. - In summary, the MOS device and the forming method thereof set forth in the present invention are featured with the novel epitaxial structure. Based on this structure, the MOS device can have better reliability and the problem of leakage current can be overcome.
- Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/092,623 US9741830B2 (en) | 2014-11-28 | 2016-04-07 | Method for forming metal oxide semiconductor device |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201410709435.3 | 2014-11-28 | ||
| CN201410709435 | 2014-11-28 | ||
| CN201410709435.3A CN105702727B (en) | 2014-11-28 | 2014-11-28 | Metal oxide semiconductor device and forming method thereof |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/092,623 Division US9741830B2 (en) | 2014-11-28 | 2016-04-07 | Method for forming metal oxide semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US9337339B1 US9337339B1 (en) | 2016-05-10 |
| US20160155837A1 true US20160155837A1 (en) | 2016-06-02 |
Family
ID=55860102
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/583,600 Active US9337339B1 (en) | 2014-11-28 | 2014-12-27 | Metal oxide semiconductor device and method for forming the same |
| US15/092,623 Active US9741830B2 (en) | 2014-11-28 | 2016-04-07 | Method for forming metal oxide semiconductor device |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/092,623 Active US9741830B2 (en) | 2014-11-28 | 2016-04-07 | Method for forming metal oxide semiconductor device |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US9337339B1 (en) |
| CN (1) | CN105702727B (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160254351A1 (en) * | 2015-02-26 | 2016-09-01 | Taiwan Semiconductor Manufacturing Company Ltd. | Ldd-free semiconductor structure and manufacturing method of the same |
| US20160308012A1 (en) * | 2015-04-17 | 2016-10-20 | Jae-Yeol Song | Semiconductor device and method of manufacturing the same |
| US10749010B2 (en) * | 2017-11-24 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for manufacturing finFET structure with doped region |
| US10796924B2 (en) * | 2016-02-18 | 2020-10-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof by forming thin uniform silicide on epitaxial source/drain structure |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102389813B1 (en) * | 2015-05-19 | 2022-04-22 | 삼성전자주식회사 | Semiconductor device |
| US10249502B2 (en) | 2016-01-22 | 2019-04-02 | International Business Machines Corporation | Low resistance source drain contact formation with trench metastable alloys and laser annealing |
| CN107785313B (en) | 2016-08-26 | 2021-06-08 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and method of forming the same |
| KR102443814B1 (en) | 2016-11-16 | 2022-09-15 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
| CN109817713B (en) * | 2017-11-22 | 2022-04-15 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and method of forming the same |
| CN108511347A (en) * | 2018-03-21 | 2018-09-07 | 上海华力集成电路制造有限公司 | The manufacturing method of MOS transistor with the leakage of germanium silicon source |
| CN109103107A (en) * | 2018-08-15 | 2018-12-28 | 上海华力集成电路制造有限公司 | The manufacturing method of MOS transistor with the leakage of germanium silicon source |
| CN109360790A (en) * | 2018-08-15 | 2019-02-19 | 上海华力集成电路制造有限公司 | Manufacturing method of MOS transistor with silicon germanium source and drain |
| CN112466932A (en) * | 2020-11-30 | 2021-03-09 | 泉芯集成电路制造(济南)有限公司 | Transistor epitaxial structure and preparation method thereof |
| CN114141876A (en) * | 2021-11-30 | 2022-03-04 | 上海华力集成电路制造有限公司 | N-type MOSFET |
| CN118231413B (en) * | 2024-05-24 | 2024-08-06 | 杭州积海半导体有限公司 | PDSOI transistor and method for manufacturing the same |
Family Cites Families (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6887762B1 (en) | 1998-11-12 | 2005-05-03 | Intel Corporation | Method of fabricating a field effect transistor structure with abrupt source/drain junctions |
| TW484213B (en) * | 2001-04-24 | 2002-04-21 | Ememory Technology Inc | Forming method and operation method of trench type separation gate nonvolatile flash memory cell structure |
| US7402870B2 (en) * | 2004-10-12 | 2008-07-22 | International Business Machines Corporation | Ultra shallow junction formation by epitaxial interface limited diffusion |
| US7485536B2 (en) | 2005-12-30 | 2009-02-03 | Intel Corporation | Abrupt junction formation by atomic layer epitaxy of in situ delta doped dopant diffusion barriers |
| US8344447B2 (en) * | 2007-04-05 | 2013-01-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicon layer for stopping dislocation propagation |
| JP5168287B2 (en) * | 2008-01-25 | 2013-03-21 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
| US20100012988A1 (en) * | 2008-07-21 | 2010-01-21 | Advanced Micro Devices, Inc. | Metal oxide semiconductor devices having implanted carbon diffusion retardation layers and methods for fabricating the same |
| US7803702B2 (en) * | 2008-08-11 | 2010-09-28 | United Microelectronics Corp. | Method for fabricating MOS transistors |
| US8357579B2 (en) * | 2010-11-30 | 2013-01-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming integrated circuits |
| US8482079B2 (en) * | 2011-06-15 | 2013-07-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing the same |
| US8716750B2 (en) * | 2011-07-25 | 2014-05-06 | United Microelectronics Corp. | Semiconductor device having epitaxial structures |
| US9117843B2 (en) * | 2011-09-14 | 2015-08-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device with engineered epitaxial region and methods of making same |
| KR20130045716A (en) * | 2011-10-26 | 2013-05-06 | 삼성전자주식회사 | Semiconductor device and method of fabricating the device |
| US8647953B2 (en) * | 2011-11-17 | 2014-02-11 | United Microelectronics Corp. | Method for fabricating first and second epitaxial cap layers |
| US9136348B2 (en) * | 2012-03-12 | 2015-09-15 | United Microelectronics Corp. | Semiconductor structure and fabrication method thereof |
| US9012310B2 (en) * | 2012-06-11 | 2015-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Epitaxial formation of source and drain regions |
| CN103681338B (en) * | 2012-09-18 | 2016-06-08 | 中芯国际集成电路制造(上海)有限公司 | Semiconducter device and manufacture method thereof |
| KR20140039544A (en) * | 2012-09-24 | 2014-04-02 | 삼성전자주식회사 | Semiconductor devices and methods of manufacturing the same |
| US10134896B2 (en) * | 2013-03-01 | 2018-11-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cyclic deposition etch chemical vapor deposition epitaxy to reduce EPI abnormality |
| US9064893B2 (en) * | 2013-05-13 | 2015-06-23 | United Microelectronics Corp. | Gradient dopant of strained substrate manufacturing method of semiconductor device |
-
2014
- 2014-11-28 CN CN201410709435.3A patent/CN105702727B/en active Active
- 2014-12-27 US US14/583,600 patent/US9337339B1/en active Active
-
2016
- 2016-04-07 US US15/092,623 patent/US9741830B2/en active Active
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160254351A1 (en) * | 2015-02-26 | 2016-09-01 | Taiwan Semiconductor Manufacturing Company Ltd. | Ldd-free semiconductor structure and manufacturing method of the same |
| US9991343B2 (en) * | 2015-02-26 | 2018-06-05 | Taiwan Semiconductor Manufacturing Company Ltd. | LDD-free semiconductor structure and manufacturing method of the same |
| US20160308012A1 (en) * | 2015-04-17 | 2016-10-20 | Jae-Yeol Song | Semiconductor device and method of manufacturing the same |
| US10115797B2 (en) * | 2015-04-17 | 2018-10-30 | Samsung Electronics Co., Ltd. | Finfet semiconductor device and method of manufacturing the same |
| US10796924B2 (en) * | 2016-02-18 | 2020-10-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof by forming thin uniform silicide on epitaxial source/drain structure |
| US11101143B2 (en) | 2016-02-18 | 2021-08-24 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device and manufacturing method thereof |
| US10749010B2 (en) * | 2017-11-24 | 2020-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for manufacturing finFET structure with doped region |
| US11855176B2 (en) | 2017-11-24 | 2023-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET structure with doped region |
Also Published As
| Publication number | Publication date |
|---|---|
| US20160225880A1 (en) | 2016-08-04 |
| CN105702727A (en) | 2016-06-22 |
| CN105702727B (en) | 2020-06-16 |
| US9741830B2 (en) | 2017-08-22 |
| US9337339B1 (en) | 2016-05-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9741830B2 (en) | Method for forming metal oxide semiconductor device | |
| US9673324B1 (en) | MOS device with epitaxial structure associated with source/drain region and method of forming the same | |
| US9728601B2 (en) | Semiconductor devices including active fins and methods of manufacturing the same | |
| US8658505B2 (en) | Embedded stressors for multigate transistor devices | |
| US9245960B2 (en) | Lateral extended drain metal oxide semiconductor field effect transistor (LEDMOSFET) with tapered airgap field plates | |
| US20140231914A1 (en) | Fin field effect transistor fabricated with hollow replacement channel | |
| US8822290B2 (en) | FinFETs and methods for forming the same | |
| US8759916B2 (en) | Field effect transistor and a method of forming the transistor | |
| CN104253046B (en) | Fin formula field effect transistor and forming method thereof | |
| US20140131735A1 (en) | Source and drain doping using doped raised source and drain regions | |
| US9627268B2 (en) | Method for fabricating semiconductor device | |
| US9362405B1 (en) | Channel cladding last process flow for forming a channel region on a FinFET device | |
| US9385234B2 (en) | FinFETs with strained well regions | |
| CN110299358B (en) | Semiconductor device including fin field effect transistor and method of manufacturing same | |
| US9577097B2 (en) | Semiconductor device having stressor and method of forming the same | |
| CN103367441A (en) | Mosfets with channels on nothing and methods for forming same | |
| CN107403835A (en) | Semiconductor device and its manufacture craft | |
| TWI671901B (en) | Semiconductor devices and methods of manufacturing the same | |
| US20150243769A1 (en) | Semiconductor device and manufacturing method thereof | |
| US9899523B2 (en) | Semiconductor structure | |
| US10707305B2 (en) | Method of fabricating tunneling transistor | |
| CN105575806A (en) | Fin field effect transistor and manufacturing method thereof | |
| CN105513968A (en) | Method for manufacturing fin field effect transistor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, KUNG-HONG;TANG, CHUN-JUNG;CHEN, TE-CHIH;AND OTHERS;REEL/FRAME:034589/0035 Effective date: 20141022 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |