US20180006145A1 - Power mosfet with metal filled deep sinker contact for csp - Google Patents
Power mosfet with metal filled deep sinker contact for csp Download PDFInfo
- Publication number
- US20180006145A1 US20180006145A1 US15/342,896 US201615342896A US2018006145A1 US 20180006145 A1 US20180006145 A1 US 20180006145A1 US 201615342896 A US201615342896 A US 201615342896A US 2018006145 A1 US2018006145 A1 US 2018006145A1
- Authority
- US
- United States
- Prior art keywords
- sinker
- layer
- metal
- fill material
- contact
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
- H10D12/481—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions having gate structures on slanted surfaces, on vertical surfaces, or in grooves, e.g. trench gate IGBTs
-
- H01L29/7397—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/74—Making of localized buried regions, e.g. buried collector layers, internal connections substrate contacts
- H01L21/743—Making of internal connections, substrate contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H01L29/0653—
-
- H01L29/7827—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/63—Vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/663—Vertical DMOS [VDMOS] FETs having both source contacts and drain contacts on the same surface, i.e. up-drain VDMOS
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/491—Vertical IGBTs having both emitter contacts and collector contacts in the same substrate side
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
- H10D62/107—Buried supplementary regions, e.g. buried guard rings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/115—Resistive field plates, e.g. semi-insulating field plates
Definitions
- Disclosed embodiments relate to vertical power semiconductor devices.
- High power transistors frequently occupy a major portion of the chip area in a power integrated circuit (IC).
- Vertical high power devices occupy less area than horizontal high power devices but need contacts to carry current from the buried drain or buried collector to the surface of the substrate.
- a sinker contact is formed by implanting dopant at a series of different energies to form a highly doped diffusion column extending from the top surface of the substrate down to the buried drain or buried collector. Even with the sinker contact diffusion during operation when high current flows through the diffusion column a significant voltage drop may occur which can limit the performance of the vertical high power transistor.
- Some devices on ICs require low contact resistance for improved performance.
- the diffusion area is increased and multiple contacts are formed to the diffusion. This increases the area of the IC and may also increase the diffusion capacitance which can degrade IC performance.
- a deep low resistance sinker contact is generally needed extending from the top surface of the device down to the buried drain (for metal oxide semiconductor field effect transistors (MOSFETs)) or buried collector (for bipolar devices) to provide a low resistance connection to device's top surface.
- MOSFETs metal oxide semiconductor field effect transistors
- bipolar devices buried collector
- solder bumps e.g., bumps on bond pads.
- sinker contact processes are no longer sufficient to produce the low ON resistance needed by the medium voltage product designs due to high resistance resulting from small critical dimensions (CDs) and the sinker contact being at least several ⁇ m deep.
- a deep sinker contact (>5 ⁇ m) can be needed due to the thicker epitaxial layer (epi) used to support medium voltage products (e.g., for a 40V rated device the epi may be about 5.8 ⁇ m thick, and for a 60V rated device the epi is thicker, such as being about 7.2 ⁇ m thick).
- epi thicker epitaxial layer
- Disclosed embodiments include methods of forming sinker contacts that use metal fill material processing to only partially fill the sinker trench followed by an inner dielectric fill layer (e.g. spin on glass (SOG) and/or other dielectric materials) deposition process to compete the filling of the sinker trench.
- the metal fill material provides a low resistance contact because electrical contact is made along the full sidewall area and the bottom of the sinker contact, while the inner dielectric filler performs the function of essentially completely filling the sinker contact independent of the sinker depth and the sinker area.
- Such processing enables significantly wider and deeper sinker contacts which overcomes the known challenges in contact metal (e.g., W) fill-including semiconductor (e.g., Si) sidewall barrier coverage and metal seams (void regions) when using known deep sinker contact processes particularly when the contact size is large and the depth increases significantly.
- contact metal e.g., W
- semiconductor e.g., Si
- sidewall barrier coverage and metal seams void regions
- Disclosed methods can also extend the depth of the sinker contact to a much wider range and still provide low resistance for a variety of different product design needs. More generally, disclosed methods can provide deep sinker contacts covering a wide range of depths for different FET or bipolar design requirements.
- FIG. 1 is a cross sectional depiction of an integrated circuit (IC) with an example power NMOS transistor including a disclosed sinker contact, according to an example embodiment.
- IC integrated circuit
- FIG. 2 is a cross sectional depiction of an example power NMOS transistor including a disclosed sinker contact.
- FIG. 3 is a cross sectional depiction of an example power NMOS transistor including a disclosed sinker contact.
- FIG. 4A through FIG. 4H are cross sectional depictions of the power NMOS transistor shown in FIG. 3 depicted in successive stages of fabrication, with FIGS. 4D-4H depicting disclosed deep sinker processing with only a first and second deep sinker shown being formed.
- FIG. 5 is a cross sectional depiction of a power NMOS transistor with a disclosed sinker contact to its drain.
- FIG. 6 is a cross sectional depiction of a power NPN bipolar transistor with a disclosed sinker contact to its collector.
- Example embodiments are described with reference to the drawings, wherein like reference numerals are used to designate similar or equivalent elements. Illustrated ordering of acts or events should not be considered as limiting, as some acts or events may occur in different order and/or concurrently with other acts or events. Furthermore, some illustrated acts or events may not be required to implement a methodology in accordance with this disclosure.
- Coupled to or “couples with” (and the like) as used herein without further qualification are intended to describe either an indirect or direct electrical connection.
- a first device “couples” to a second device, that connection can be through a direct electrical connection where there are only parasitics in the pathway, or through an indirect electrical connection via intervening items including other devices and connections.
- the intervening item generally does not modify the information of a signal but may adjust its current level, voltage level, and/or power level.
- FIG. 1 is a cross sectional depiction of an IC 180 including an example power semiconductor device comprising a vertical power NMOS transistor 160 having two disclosed low resistance sinker contacts (sinker contacts) 128 shown to its buried drain.
- NMOS and NPN transistors are generally described herein, it is clear to one having ordinary skill in the art to use this information to also form PMOS and PNP transistors, by n-doped regions being substituted by p-doping and vice versa.
- the power semiconductor device can thus comprise a PMOS or NMOS device in a trench gate or planar gate layout, or a PNP or NPN vertical bipolar device, or more generally any device (whether discrete or on an IC) which needs to connect from a buried device terminal (e.g., a buried terminal in a substrate having an epi layer thereon) onto the top surface of the die as an electrical node.
- a buried device terminal e.g., a buried terminal in a substrate having an epi layer thereon
- n-type epitaxial (epi) layer 150 having a typical doping level of 5 ⁇ 10 15 cm ⁇ 3 to 1 ⁇ 10 17 cm ⁇ 3 is on a low resistance heavily n+ doped layer having a typical doping level of about 1 ⁇ 10 18 cm ⁇ 3 to 5 ⁇ 10 19 cm ⁇ 3 , where the n+ doped layer is shown provided by a bulk n+ substrate 100 which may be about 500 ⁇ m thick.
- the substrate 100 and epi layer 150 can both comprise silicon, silicon-germanium, or another semiconductor material.
- the sinker contacts 128 extend through the epi layer 150 (e.g., being about 5 ⁇ m thick as an example) and into the substrate 100 .
- the sinker contacts 128 are generally lined by a barrier metal liner 128 a .
- the barrier metal liner 128 a comprises a refractory metal layer or refractory metal layer stack, such as 800 A of TiN on 600 A of Ti in one particular embodiment.
- the barrier metal liner 128 a is also present at the bottom of the sinker contacts.
- the sinker contacts 128 are further filled with a metal fill material 128 b such as chemical vapor deposited (CVD) tungsten (W) or electroplated copper (on a copper seed), along with an inner dielectric filler layer 128 c such as silicon oxide on the metal fill material 128 b .
- a metal fill material 128 b such as chemical vapor deposited (CVD) tungsten (W) or electroplated copper (on a copper seed
- an inner dielectric filler layer 128 c such as silicon oxide on the metal fill material 128 b .
- the typical thickness range for the metal fill material 128 b is 0.1 ⁇ m to 1 ⁇ m.
- the thickness for the dielectric filler layer 128 c is based on the dimensions of the sinker trench as the dielectric filler layer 128 c completes the filling of the sinker trench.
- the metal fill material 128 b may also comprise other metals such as Ta, or a platinum group metal (PGM) such as Pt or Pd, their metal silicides, or metal alloys of such metals including Ti—W.
- PGM platinum group metal
- the sinker contacts 128 form an electrical contact along the sidewalls and the bottom of the sinker contact that as shown extend through the epi layer 150 into the substrate 100 .
- the sinker contacts 128 may be round or rectangular in shape.
- the 2 horizontal dashed lines shown above the substrate 100 in the epi layer 150 are provided to indicate up diffusion of dopant (e.g., phosphorus or arsenic for an n+ substrate) from the substrate 100 into the epi layer 150 .
- dopant e.g., phosphorus or arsenic for an n+ substrate
- the sinker contact 128 is shown reaching the substrate 100 , if the sinker contact 128 reaches close (say within 0.5 ⁇ m to 1 ⁇ m) of the epi layer 150 /substrate 100 interface this may be sufficient to provide low resistance as that portion of the epi layer 150 under the sinker contact 128 may be sufficiently heavily doped.
- a power NMOS transistor 160 is used as an example. As noted above, other transistors such as a power PMOS transistor or discrete vertical power bipolar transistors may also be used. In addition, as noted above, the transistors may be discrete devices or as shown part of an IC.
- the source of the power NMOS transistor 160 is an n-type diffusion 112 .
- the body of the NMOS transistor 160 is a p-well that provides a body region (body) 104 for the NMOS transistor 160 .
- the drain of the power NMOS transistor 160 is the epi layer 150 plus the substrate 100 .
- Gate dielectric 108 electrically isolates the transistor gate electrode 110 from the n-type diffusion 112 , the epi layer 150 of the drain, and the body 104 of the NMOS transistor 160 .
- a dielectric isolation layer 106 is shown such as a LOCOS (local oxidation of silicon) layer or STI (shallow trench isolation) layer that electrically isolates the power NMOS transistor 160 from the sinker contact 128 .
- the body 104 is connected by a contact plug 126 to interconnect lead 140 .
- the contact plug 126 framed by a barrier metal layer 134 (e.g., TiN or TaN) is connected to the p-type body 104 through a heavily doped p-type diffusion 114 .
- the n-type diffusion 112 is connected by source contact plugs 124 to the interconnect leads 138 which as with interconnect leads 140 and 142 and all other leads can comprise aluminum or copper as examples.
- the contact holes 124 ′ to the body 104 are etched through a pre-metal dielectric (PMD) layer 118 that is typically filled with a barrier metal layer 134 such as titanium plus titanium nitride (Ti/TiN), and is then filled with a metallic material such as CVD-W.
- PMD pre-metal dielectric
- the sinker contacts 128 are shown extending vertically from the first layer of interconnect 142 through the PMD layer 118 , through the epi layer 150 into the substrate 100 which as noted above is highly doped. This significantly reduces the contact resistance in series with the power NMOS transistor 160 . The lowered resistance results in a significant increase in the high power (high current) performance of the power device here being an NMOS transistor 160 .
- Source/body contacts 124 , 124 ′ are formed by etching the source contacts through the n-type diffusion 112 as a source 112 and into the p-type body 104 .
- the n-type diffusion 112 as a source is shorted to the body 104 of the vertical NMOS transistor 160 which disables the body diode and enables the area of the MOS transistor to be reduced.
- Optional p+ diffusions as the p-type diffusion 114 may be formed under the source/body contacts 124 , 124 ′.
- Power NMOS transistor 160 ′ is unidirectional, where the sinker contact 128 is its drain terminal.
- FIG. 3 Another simplified version of the power NMOS transistor in FIG. 1 is shown in FIG. 3 as power NMOS transistor 160 ′′.
- the p-well contact 126 is separated from the source contact 124 .
- the source contact 124 is only etched to the n-type diffusion 112 as a source and not into the body 104 as in FIG. 2 .
- Power NMOS transistor 160 ′′ is bidirectional.
- the sinker contact 128 may be used as either a low resistance drain contact or a low resistance source contact.
- Vcc is connected to the n-type diffusion 112 and Vdd is connected to the sinker contact 128 then the n-type diffusion 112 is the source and the sinker contact is the drain of the vertical NMOS transistor 160 ′′.
- Vcc is connected to the sinker contact 128 and Vdd is connected to the n-type diffusion 112
- the sinker is connected to the source and the n-type diffusion 112 is the drain of the power NMOS transistor 160 ′′.
- a substrate 100 is provided having an epi layer 150 thereon with at least one transistor formed including within the epi layer 150 and being covered by a PMD layer 118 .
- a first contact pattern using a masking layer 120 is formed on the PMD 118 with pattern openings 122 including for the source and pwell contacts for MOS device(s) and emitter and base contacts for bipolar device(s) are formed. For example, contact openings are then etched through the PMD layer 118 to reach the source of the power NMOS transistor and to the p+p-well body contact as shown in FIG. 4B .
- FIG. 4B shows the NMOS transistor after etching to form source contact openings 124 a for source contact plugs 124 and body contact openings 124 a ′ for body contact plugs 124 ′ and 126 a for the body contact plug 126 shown in FIG. 4C .
- a separate second sinker contact pattern 130 is also formed on the device with at least one opening formed shown as sinker trench 128 ′ where the sinker contact 128 is to be formed.
- the sinker trench 128 ′ is etched through the PMD layer 118 , through the epi layer 150 and generally into (or almost reaching) the substrate 100 .
- the depth of the sinker trench 128 ′ and thus the sinker contact 128 is generally at least 2 ⁇ m, and depends upon the thickness of the epi layer 150 which may be 5 or 7 ⁇ m thick, or more.
- the contact area for the sinker contact 128 includes the bottom of the sinker contact 128 and the full sidewall area of the sinker contact that extends through the full thickness of the epi layer 150 into the substrate 100 .
- an optional implanted region 132 with the same doping type as the substrate (n-type for this example) is shown along the sidewalls and bottom of the sinker contact 128 to add dopant to further reduce the resistance.
- the second contact pattern 130 is then removed.
- the barrier metal liner 128 a described above is generally deposited into the contact openings to line the sinker trench 128 ′ before depositing the metal fill material 128 b .
- a metal fill material (temp: e.g., CVD W) 128 b is then deposited, wherein as shown in FIG. 4D the metal fill material 128 b covers a sidewall and bottom of the sinker trench but does not completely fill the sinker trench.
- the metal fill material 128 b generally fills ⁇ 50% of the contact area above the bottom of the sinker trench, but can be provided in any portion such as for example being in a range from 20% to 50%.
- a pad oxide 118 a is shown beneath the PMD 118 .
- a dielectric filler layer 128 c is deposited over the metal fill material 128 b , wherein as shown in FIG. 4E the dielectric filler layer 128 c completely fills the sinker trench.
- the dielectric filler layer 128 c can comprise SOG, tetraethyl orthosilicate (TEOS) or a high-density plasma (HDP) CVD for filling into the remaining contact opening after the deposition of the metal fill material 128 b (e.g., CVD W).
- SOG being in liquid form when deposited on the wafer is recognized to provide excellent trench filling properties after curing to provide sintered SOG.
- Sintered SOG-derived layers have a distinctive microstructure (e.g., as compared to a CVD oxide) as they have micro-porosity due to water and solvent evaporating through interconnected pores during formation which remain in part open at the surface because complete removal of the micro-porosity needs heating to about 1000° C. which is not generally provided with disclosed SOG processing.
- the dielectric filler layer 128 c includes both an outer CVD liner dielectric, such as using a TEOS deposition, followed by a thicker inner sintered SOG coating that has a micro-porosity unlike CVD oxide.
- the overburden region of the dielectric filler layer 128 c is removed, such as by a dry (e.g., plasma) oxide etch back or by chemical mechanical polishing (CMP) stopping on a surface of the metal fill material 128 b in the overburden region.
- the resulting structure is shown in FIG. 4F for an oxide etch back process.
- the metal fill material 128 b is etched back to remove the overburden region with resulting structure shown in FIG. 4G .
- a patterned interconnect metal layer 170 is shown formed to provide a connection between the interconnect metal layer 170 and the metal fill material 128 b on the sidewall of the sinker, with the resulting structure is shown in FIG. 4H .
- metal fill material 128 b that only partially fills the sinker trench followed by dielectric (e.g. SOG) fill enables significantly wider and deeper sinker contacts which overcomes the significant challenges in contact barrier/metal fill (e.g., W) coverage with known deep sinker contact processes particularly when the contact size and depth increase significantly.
- Disclosed methods can also lower the aspect ratio of the sinker contact and extend the depth of the sinker contact to a much wider range and still provide a low resistance sinker contact for a variety of different product design needs.
- FIG. 5 A planar high power NMOS transistor 500 with a disclosed sinker contact 128 is shown in FIG. 5 formed on an epi layer 150 that is on a substrate 100 .
- the backside of the substrate 100 is the drain. In some circuits this presents the problem of providing power to both the topside and bottom side of the semiconductor device/IC as well as sinking the heat generated during operation of the power NMOS transistor 500 .
- a sinker contact 128 is used to electrically connect the heavily doped substrate 100 or other buried n+ layer to the power supply using topside only contacts.
- the source 508 of the power NMOS transistor 500 is a heavily doped n-type diffusion, while the body 506 (e.g., a pwell) is shorted to the source 508 through a heavily doped p-type diffusion 504 and contact 516 .
- a channel forms in the body 506 under the gate electrode 505 and current flows through the n-type drain diffusion 510 , the n-doped sinker diffusion 512 , and the heavily doped n-type layer shown as substrate 100 .
- the sinker contact 128 connects the substrate 100 and the n-doped sinker diffusion 512 to topside interconnect 522 .
- a topside interconnect 520 is shown coupling to the p-type diffusion 504 .
- the sinker contact 128 enables both Vcc and Vdd to be supplied from the topside of the power NMOS transistor 500 .
- the power NMOS transistor 500 with a sinker contact 128 is illustrated as a unidirectional NMOS transistor with a source/body shorted contact.
- FIG. 5 shows a power MOS transistor 500 with a sinker contact 128 , it could equally well have been illustrated with a bidirectional NMOS high power transistor or with a unidirectional or bidirectional PMOS high power transistor.
- the NPN bipolar transistor 600 includes a heavily doped n-type emitter diffusion 614 , a lightly doped ptype base diffusion (p-base) 104 ′, and an n-type collector diffusion comprised of an n-type epi layer 150 on top of a heavily doped n+ layer shown as a substrate 100 .
- the heavily doped collector provides low resistance for handling high current.
- the sinker contact 128 provides a low resistance path through the relatively lightly doped epi layer 150 significantly improving the performance of the NPN bipolar transistor 600 .
- Contact plug 608 provides an electrical connection through PMD layer 118 to the emitter 614 .
- Contact plug 610 contacts the heavily doped p-type diffusion 114 which provides electrical contact to the p-base 104 ′.
- An example power NMOS transistor was formed on an epi layer that was about 5 ⁇ m thick on an n+ substrate, both the epi layer and substrate comprising silicon.
- the sinker contact was formed by sinker contact (CT) photolithography/etching/photoresist removal having a perimeter (CD>3.5 ⁇ m) to form a sinker trench having a recess depth (depth in the silicon) of about 5.2 ⁇ m.
- the barrier metal liner 128 a comprised Ti and TiN.
- the metal fill material 128 b comprised 7 kA of W that was a W-CVD, which only partially filled the sinker trench.
- the dielectric filler layer 128 c deposition comprised 5.5 kA of a liner dielectric using a TEOS deposition process followed by about a 2 ⁇ m thick liquid SOG coating followed by curing (at 400° C. for 40 min) of the SOG to provide sintered SOG. An oxide CMP, then etching back of the W metal fill material 128 b , and finally an aluminum interconnect deposition and patterning followed.
- low resistance sinker contacts are illustrated for high power semiconductor devices, such low resistance sinker contacts may be formed on any type of semiconductor device/IC that can benefit from a low resistance sinker in a small area.
- the usual method of reducing contact resistance is to form multiple contacts or an array of contacts to the diffusion. Sometimes the area of the diffusion is increased to accommodate multiple contacts.
- One disclosed low resistance sinker contact can generally provide a lower resistance as compared to an array of multiple typical contacts.
- In addition to lower contact resistance disclosed sinker contacts enable a diffusion with smaller area to be formed which also benefits the circuit performance by reducing the diode capacitance.
- Disclosed embodiments can be used to form semiconductor die including discrete or IC die that may be integrated into a variety of assembly flows to form a variety of different devices and related products.
- the semiconductor die may include various elements therein and/or layers thereon, including barrier layers, dielectric layers, device structures, active elements and passive elements including source regions, drain regions, bit lines, bases, emitters, collectors, conductive lines, conductive vias, etc.
- the semiconductor die can be formed from a variety of processes including bipolar, Insulated Gate Bipolar Transistor (IGBT), CMOS, BiCMOS and MEMS.
- IGBT Insulated Gate Bipolar Transistor
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- This is a continuation of copending International Application No. PCT/CN2016/087968 entitled “POWER MOSFET WITH METAL FILLED DEEP SINKER CONTACT FOR CSP”, with an international filing date of Jun. 30, 2016, which designated the United States and is herein incorporated by reference in its entirety.
- Disclosed embodiments relate to vertical power semiconductor devices.
- High power transistors frequently occupy a major portion of the chip area in a power integrated circuit (IC). Vertical high power devices occupy less area than horizontal high power devices but need contacts to carry current from the buried drain or buried collector to the surface of the substrate. Typically a sinker contact is formed by implanting dopant at a series of different energies to form a highly doped diffusion column extending from the top surface of the substrate down to the buried drain or buried collector. Even with the sinker contact diffusion during operation when high current flows through the diffusion column a significant voltage drop may occur which can limit the performance of the vertical high power transistor.
- Some devices on ICs require low contact resistance for improved performance. Typically to reduce contact resistance the diffusion area is increased and multiple contacts are formed to the diffusion. This increases the area of the IC and may also increase the diffusion capacitance which can degrade IC performance.
- This Summary is provided to introduce a brief selection of disclosed concepts in a simplified form that are further described below in the Detailed Description including the drawings provided. This Summary is not intended to limit the claimed subject matter's scope.
- In a power field effect transistors (FET) chip scale package (CSP) device, it is recognized that a deep low resistance sinker contact is generally needed extending from the top surface of the device down to the buried drain (for metal oxide semiconductor field effect transistors (MOSFETs)) or buried collector (for bipolar devices) to provide a low resistance connection to device's top surface. This enables all device terminals to be on the die's top surface in form of solder bumps (e.g., bumps on bond pads). For medium voltage power FET devices, it is recognized known sinker contact processes are no longer sufficient to produce the low ON resistance needed by the medium voltage product designs due to high resistance resulting from small critical dimensions (CDs) and the sinker contact being at least several μm deep. A deep sinker contact (>5 μm) can be needed due to the thicker epitaxial layer (epi) used to support medium voltage products (e.g., for a 40V rated device the epi may be about 5.8 μm thick, and for a 60V rated device the epi is thicker, such as being about 7.2 μm thick).
- Disclosed embodiments include methods of forming sinker contacts that use metal fill material processing to only partially fill the sinker trench followed by an inner dielectric fill layer (e.g. spin on glass (SOG) and/or other dielectric materials) deposition process to compete the filling of the sinker trench. The metal fill material provides a low resistance contact because electrical contact is made along the full sidewall area and the bottom of the sinker contact, while the inner dielectric filler performs the function of essentially completely filling the sinker contact independent of the sinker depth and the sinker area.
- Such processing enables significantly wider and deeper sinker contacts which overcomes the known challenges in contact metal (e.g., W) fill-including semiconductor (e.g., Si) sidewall barrier coverage and metal seams (void regions) when using known deep sinker contact processes particularly when the contact size is large and the depth increases significantly. Disclosed methods can also extend the depth of the sinker contact to a much wider range and still provide low resistance for a variety of different product design needs. More generally, disclosed methods can provide deep sinker contacts covering a wide range of depths for different FET or bipolar design requirements.
- Reference will now be made to the accompanying drawings, which are not necessarily drawn to scale, wherein:
-
FIG. 1 is a cross sectional depiction of an integrated circuit (IC) with an example power NMOS transistor including a disclosed sinker contact, according to an example embodiment. -
FIG. 2 is a cross sectional depiction of an example power NMOS transistor including a disclosed sinker contact. -
FIG. 3 is a cross sectional depiction of an example power NMOS transistor including a disclosed sinker contact. -
FIG. 4A throughFIG. 4H are cross sectional depictions of the power NMOS transistor shown inFIG. 3 depicted in successive stages of fabrication, withFIGS. 4D-4H depicting disclosed deep sinker processing with only a first and second deep sinker shown being formed. -
FIG. 5 is a cross sectional depiction of a power NMOS transistor with a disclosed sinker contact to its drain. -
FIG. 6 is a cross sectional depiction of a power NPN bipolar transistor with a disclosed sinker contact to its collector. - Example embodiments are described with reference to the drawings, wherein like reference numerals are used to designate similar or equivalent elements. Illustrated ordering of acts or events should not be considered as limiting, as some acts or events may occur in different order and/or concurrently with other acts or events. Furthermore, some illustrated acts or events may not be required to implement a methodology in accordance with this disclosure.
- Also, the terms “coupled to” or “couples with” (and the like) as used herein without further qualification are intended to describe either an indirect or direct electrical connection. Thus, if a first device “couples” to a second device, that connection can be through a direct electrical connection where there are only parasitics in the pathway, or through an indirect electrical connection via intervening items including other devices and connections. For indirect coupling, the intervening item generally does not modify the information of a signal but may adjust its current level, voltage level, and/or power level.
-
FIG. 1 is a cross sectional depiction of anIC 180 including an example power semiconductor device comprising a verticalpower NMOS transistor 160 having two disclosed low resistance sinker contacts (sinker contacts) 128 shown to its buried drain. Although NMOS and NPN transistors are generally described herein, it is clear to one having ordinary skill in the art to use this information to also form PMOS and PNP transistors, by n-doped regions being substituted by p-doping and vice versa. The power semiconductor device can thus comprise a PMOS or NMOS device in a trench gate or planar gate layout, or a PNP or NPN vertical bipolar device, or more generally any device (whether discrete or on an IC) which needs to connect from a buried device terminal (e.g., a buried terminal in a substrate having an epi layer thereon) onto the top surface of the die as an electrical node. An n-type epitaxial (epi)layer 150 having a typical doping level of 5×1015 cm−3 to 1×1017 cm−3 is on a low resistance heavily n+ doped layer having a typical doping level of about 1×1018 cm−3 to 5×1019 cm−3, where the n+ doped layer is shown provided by abulk n+ substrate 100 which may be about 500 μm thick. Thesubstrate 100 andepi layer 150 can both comprise silicon, silicon-germanium, or another semiconductor material. - The
sinker contacts 128 extend through the epi layer 150 (e.g., being about 5 μm thick as an example) and into thesubstrate 100. Thesinker contacts 128 are generally lined by abarrier metal liner 128 a. Thebarrier metal liner 128 a comprises a refractory metal layer or refractory metal layer stack, such as 800 A of TiN on 600 A of Ti in one particular embodiment. Thebarrier metal liner 128 a is also present at the bottom of the sinker contacts. - The
sinker contacts 128 are further filled with ametal fill material 128 b such as chemical vapor deposited (CVD) tungsten (W) or electroplated copper (on a copper seed), along with an innerdielectric filler layer 128 c such as silicon oxide on themetal fill material 128 b. The typical thickness range for themetal fill material 128 b is 0.1 μm to 1 μm. The thickness for thedielectric filler layer 128 c is based on the dimensions of the sinker trench as thedielectric filler layer 128 c completes the filling of the sinker trench. Besides W and copper, themetal fill material 128 b may also comprise other metals such as Ta, or a platinum group metal (PGM) such as Pt or Pd, their metal silicides, or metal alloys of such metals including Ti—W. The sinker contacts 128 form an electrical contact along the sidewalls and the bottom of the sinker contact that as shown extend through theepi layer 150 into thesubstrate 100. Thesinker contacts 128 may be round or rectangular in shape. - The 2 horizontal dashed lines shown above the
substrate 100 in theepi layer 150 are provided to indicate up diffusion of dopant (e.g., phosphorus or arsenic for an n+ substrate) from thesubstrate 100 into theepi layer 150. Although thesinker contact 128 is shown reaching thesubstrate 100, if thesinker contact 128 reaches close (say within 0.5 μm to 1 μm) of theepi layer 150/substrate 100 interface this may be sufficient to provide low resistance as that portion of theepi layer 150 under thesinker contact 128 may be sufficiently heavily doped. - To illustrate some benefits of disclosed
sinker contacts 128, apower NMOS transistor 160 is used as an example. As noted above, other transistors such as a power PMOS transistor or discrete vertical power bipolar transistors may also be used. In addition, as noted above, the transistors may be discrete devices or as shown part of an IC. The source of thepower NMOS transistor 160 is an n-type diffusion 112. The body of theNMOS transistor 160 is a p-well that provides a body region (body) 104 for theNMOS transistor 160. The drain of thepower NMOS transistor 160 is theepi layer 150 plus thesubstrate 100.Gate dielectric 108 electrically isolates thetransistor gate electrode 110 from the n-type diffusion 112, theepi layer 150 of the drain, and thebody 104 of theNMOS transistor 160. Adielectric isolation layer 106 is shown such as a LOCOS (local oxidation of silicon) layer or STI (shallow trench isolation) layer that electrically isolates thepower NMOS transistor 160 from thesinker contact 128. - The
body 104 is connected by acontact plug 126 to interconnectlead 140. Thecontact plug 126 framed by a barrier metal layer 134 (e.g., TiN or TaN) is connected to the p-type body 104 through a heavily doped p-type diffusion 114. The n-type diffusion 112 is connected by source contact plugs 124 to the interconnect leads 138 which as with interconnect leads 140 and 142 and all other leads can comprise aluminum or copper as examples. The contact holes 124′ to thebody 104 are etched through a pre-metal dielectric (PMD)layer 118 that is typically filled with abarrier metal layer 134 such as titanium plus titanium nitride (Ti/TiN), and is then filled with a metallic material such as CVD-W. - During operation when a sufficient voltage is applied to the
gate electrode 110 ofpower NMOS transistor 160 relative to thebody 104, for an enhancement device, a channel forms in thebody 104 adjacent to thegate dielectric 108 and high current flows from the n-type diffusion 112 acting as a source through channel of thepower NMOS transistor 160 and into thesubstrate 100 region of the drain. Since I=V/R (current=voltage/resistance), when the contact resistance of conventional sinker contacts is high the current provided by thepower NMOS transistor 160 is reduced. - The
sinker contacts 128 are shown extending vertically from the first layer ofinterconnect 142 through thePMD layer 118, through theepi layer 150 into thesubstrate 100 which as noted above is highly doped. This significantly reduces the contact resistance in series with thepower NMOS transistor 160. The lowered resistance results in a significant increase in the high power (high current) performance of the power device here being anNMOS transistor 160. - A simplified version of the
power NMOS transistor 160 shown inFIG. 1 is shown aspower NMOS transistor 160′ inFIG. 2 . The corresponding structures inFIG. 1 andFIG. 2 are labeled with the same numbers. Source/ 124,124′ are formed by etching the source contacts through the n-body contacts type diffusion 112 as asource 112 and into the p-type body 104. In this version the n-type diffusion 112 as a source is shorted to thebody 104 of thevertical NMOS transistor 160 which disables the body diode and enables the area of the MOS transistor to be reduced. Optional p+ diffusions as the p-type diffusion 114 may be formed under the source/ 124, 124′.body contacts Power NMOS transistor 160′ is unidirectional, where thesinker contact 128 is its drain terminal. - Another simplified version of the power NMOS transistor in
FIG. 1 is shown inFIG. 3 aspower NMOS transistor 160″. In this version the p-well contact 126 is separated from thesource contact 124. Thesource contact 124 is only etched to the n-type diffusion 112 as a source and not into thebody 104 as inFIG. 2 .Power NMOS transistor 160″ is bidirectional. Thesinker contact 128 may be used as either a low resistance drain contact or a low resistance source contact. When Vcc is connected to the n-type diffusion 112 and Vdd is connected to thesinker contact 128 then the n-type diffusion 112 is the source and the sinker contact is the drain of thevertical NMOS transistor 160″. When Vcc is connected to thesinker contact 128 and Vdd is connected to the n-type diffusion 112, then the sinker is connected to the source and the n-type diffusion 112 is the drain of thepower NMOS transistor 160″. - The major steps in the fabrication of the
power NMOS transistor 160″ with asinker contact 128 shown inFIG. 3 is described below inFIGS. 4A through 4C , with the deep sinker processing with only a first and second deep sinker shown being formed inFIGS. 4D through 4H . Asubstrate 100 is provided having anepi layer 150 thereon with at least one transistor formed including within theepi layer 150 and being covered by aPMD layer 118. A first contact pattern using a masking layer 120 (e.g., photoresist) is formed on thePMD 118 withpattern openings 122 including for the source and pwell contacts for MOS device(s) and emitter and base contacts for bipolar device(s) are formed. For example, contact openings are then etched through thePMD layer 118 to reach the source of the power NMOS transistor and to the p+p-well body contact as shown inFIG. 4B . -
FIG. 4B shows the NMOS transistor after etching to formsource contact openings 124 a for source contact plugs 124 andbody contact openings 124 a′ for body contact plugs 124′ and 126 a for thebody contact plug 126 shown inFIG. 4C . InFIG. 4C , a separate secondsinker contact pattern 130 is also formed on the device with at least one opening formed shown assinker trench 128′ where thesinker contact 128 is to be formed. Thesinker trench 128′ is etched through thePMD layer 118, through theepi layer 150 and generally into (or almost reaching) thesubstrate 100. The depth of thesinker trench 128′ and thus thesinker contact 128 is generally at least 2 μm, and depends upon the thickness of theepi layer 150 which may be 5 or 7 μm thick, or more. Instead of having a contact area that is only the bottom of the contact, the contact area for thesinker contact 128 includes the bottom of thesinker contact 128 and the full sidewall area of the sinker contact that extends through the full thickness of theepi layer 150 into thesubstrate 100. As shown inFIG. 4C , an optional implantedregion 132 with the same doping type as the substrate (n-type for this example) is shown along the sidewalls and bottom of thesinker contact 128 to add dopant to further reduce the resistance. Thesecond contact pattern 130 is then removed. - Although not shown, the
barrier metal liner 128 a described above is generally deposited into the contact openings to line thesinker trench 128′ before depositing themetal fill material 128 b. A metal fill material (temp: e.g., CVD W) 128 b is then deposited, wherein as shown inFIG. 4D themetal fill material 128 b covers a sidewall and bottom of the sinker trench but does not completely fill the sinker trench. Themetal fill material 128 b generally fills <50% of the contact area above the bottom of the sinker trench, but can be provided in any portion such as for example being in a range from 20% to 50%. Apad oxide 118 a is shown beneath thePMD 118. - A
dielectric filler layer 128 c is deposited over themetal fill material 128 b, wherein as shown inFIG. 4E thedielectric filler layer 128 c completely fills the sinker trench. Thedielectric filler layer 128 c can comprise SOG, tetraethyl orthosilicate (TEOS) or a high-density plasma (HDP) CVD for filling into the remaining contact opening after the deposition of themetal fill material 128 b (e.g., CVD W). SOG being in liquid form when deposited on the wafer is recognized to provide excellent trench filling properties after curing to provide sintered SOG. Sintered SOG-derived layers have a distinctive microstructure (e.g., as compared to a CVD oxide) as they have micro-porosity due to water and solvent evaporating through interconnected pores during formation which remain in part open at the surface because complete removal of the micro-porosity needs heating to about 1000° C. which is not generally provided with disclosed SOG processing. In one embodiment thedielectric filler layer 128 c includes both an outer CVD liner dielectric, such as using a TEOS deposition, followed by a thicker inner sintered SOG coating that has a micro-porosity unlike CVD oxide. - The overburden region of the
dielectric filler layer 128 c is removed, such as by a dry (e.g., plasma) oxide etch back or by chemical mechanical polishing (CMP) stopping on a surface of themetal fill material 128 b in the overburden region. The resulting structure is shown inFIG. 4F for an oxide etch back process. Themetal fill material 128 b is etched back to remove the overburden region with resulting structure shown inFIG. 4G . A patternedinterconnect metal layer 170 is shown formed to provide a connection between theinterconnect metal layer 170 and themetal fill material 128 b on the sidewall of the sinker, with the resulting structure is shown inFIG. 4H . - The use of
metal fill material 128 b that only partially fills the sinker trench followed by dielectric (e.g. SOG) fill enables significantly wider and deeper sinker contacts which overcomes the significant challenges in contact barrier/metal fill (e.g., W) coverage with known deep sinker contact processes particularly when the contact size and depth increase significantly. Disclosed methods can also lower the aspect ratio of the sinker contact and extend the depth of the sinker contact to a much wider range and still provide a low resistance sinker contact for a variety of different product design needs. - A planar high
power NMOS transistor 500 with a disclosedsinker contact 128 is shown inFIG. 5 formed on anepi layer 150 that is on asubstrate 100. Typically, the backside of thesubstrate 100 is the drain. In some circuits this presents the problem of providing power to both the topside and bottom side of the semiconductor device/IC as well as sinking the heat generated during operation of thepower NMOS transistor 500. - As shown in
FIG. 5 asinker contact 128 is used to electrically connect the heavily dopedsubstrate 100 or other buried n+ layer to the power supply using topside only contacts. Thesource 508 of thepower NMOS transistor 500 is a heavily doped n-type diffusion, while the body 506 (e.g., a pwell) is shorted to thesource 508 through a heavily doped p-type diffusion 504 and contact 516. When a sufficient voltage is applied to thegate electrode 505 that is on agate dielectric layer 108 with respect to thebody 506, a channel forms in thebody 506 under thegate electrode 505 and current flows through the n-type drain diffusion 510, the n-dopedsinker diffusion 512, and the heavily doped n-type layer shown assubstrate 100. - The
sinker contact 128 connects thesubstrate 100 and the n-dopedsinker diffusion 512 totopside interconnect 522. Atopside interconnect 520 is shown coupling to the p-type diffusion 504. Thesinker contact 128 enables both Vcc and Vdd to be supplied from the topside of thepower NMOS transistor 500. Thepower NMOS transistor 500 with asinker contact 128 is illustrated as a unidirectional NMOS transistor with a source/body shorted contact. AlthoughFIG. 5 shows apower MOS transistor 500 with asinker contact 128, it could equally well have been illustrated with a bidirectional NMOS high power transistor or with a unidirectional or bidirectional PMOS high power transistor. - A high power vertical NPN
bipolar transistor 600 with a disclosedsinker contact 128 is illustrated inFIG. 6 . The NPNbipolar transistor 600 includes a heavily doped n-type emitter diffusion 614, a lightly doped ptype base diffusion (p-base) 104′, and an n-type collector diffusion comprised of an n-type epi layer 150 on top of a heavily doped n+ layer shown as asubstrate 100. The heavily doped collector provides low resistance for handling high current. Thesinker contact 128 provides a low resistance path through the relatively lightly dopedepi layer 150 significantly improving the performance of the NPNbipolar transistor 600.Contact plug 608 provides an electrical connection throughPMD layer 118 to theemitter 614.Contact plug 610 contacts the heavily doped p-type diffusion 114 which provides electrical contact to the p-base 104′. - Disclosed embodiments are further illustrated by the following specific Examples, which should not be construed as limiting the scope or content of this Disclosure in any way.
- An example power NMOS transistor was formed on an epi layer that was about 5 μm thick on an n+ substrate, both the epi layer and substrate comprising silicon. The sinker contact was formed by sinker contact (CT) photolithography/etching/photoresist removal having a perimeter (CD>3.5 μm) to form a sinker trench having a recess depth (depth in the silicon) of about 5.2 μm. The
barrier metal liner 128 a comprised Ti and TiN. Themetal fill material 128 b comprised 7 kA of W that was a W-CVD, which only partially filled the sinker trench. Thedielectric filler layer 128 c deposition comprised 5.5 kA of a liner dielectric using a TEOS deposition process followed by about a 2 μm thick liquid SOG coating followed by curing (at 400° C. for 40 min) of the SOG to provide sintered SOG. An oxide CMP, then etching back of the Wmetal fill material 128 b, and finally an aluminum interconnect deposition and patterning followed. - Although disclosed low resistance sinker contacts are illustrated for high power semiconductor devices, such low resistance sinker contacts may be formed on any type of semiconductor device/IC that can benefit from a low resistance sinker in a small area. For example, the usual method of reducing contact resistance is to form multiple contacts or an array of contacts to the diffusion. Sometimes the area of the diffusion is increased to accommodate multiple contacts. One disclosed low resistance sinker contact can generally provide a lower resistance as compared to an array of multiple typical contacts. In addition to lower contact resistance disclosed sinker contacts enable a diffusion with smaller area to be formed which also benefits the circuit performance by reducing the diode capacitance.
- Disclosed embodiments can be used to form semiconductor die including discrete or IC die that may be integrated into a variety of assembly flows to form a variety of different devices and related products. The semiconductor die may include various elements therein and/or layers thereon, including barrier layers, dielectric layers, device structures, active elements and passive elements including source regions, drain regions, bit lines, bases, emitters, collectors, conductive lines, conductive vias, etc. Moreover, the semiconductor die can be formed from a variety of processes including bipolar, Insulated Gate Bipolar Transistor (IGBT), CMOS, BiCMOS and MEMS.
- Those skilled in the art to which this disclosure relates will appreciate that many other embodiments and variations of embodiments are possible within the scope of the claimed invention, and further additions, deletions, substitutions and modifications may be made to the described embodiments without departing from the scope of this disclosure.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/831,112 US10903345B2 (en) | 2016-06-30 | 2017-12-04 | Power MOSFET with metal filled deep sinker contact for CSP |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/CN2016/087968 WO2018000357A1 (en) | 2016-06-30 | 2016-06-30 | Power mosfet with metal filled deep sinker contact for csp |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/CN2016/087968 Continuation WO2018000357A1 (en) | 2016-06-30 | 2016-06-30 | Power mosfet with metal filled deep sinker contact for csp |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/831,112 Continuation US10903345B2 (en) | 2016-06-30 | 2017-12-04 | Power MOSFET with metal filled deep sinker contact for CSP |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20180006145A1 true US20180006145A1 (en) | 2018-01-04 |
| US9865718B1 US9865718B1 (en) | 2018-01-09 |
Family
ID=60785836
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/342,896 Active US9865718B1 (en) | 2016-06-30 | 2016-11-03 | Power MOSFET with metal filled deep sinker contact for CSP |
| US15/831,112 Active US10903345B2 (en) | 2016-06-30 | 2017-12-04 | Power MOSFET with metal filled deep sinker contact for CSP |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/831,112 Active US10903345B2 (en) | 2016-06-30 | 2017-12-04 | Power MOSFET with metal filled deep sinker contact for CSP |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US9865718B1 (en) |
| CN (1) | CN110520999B (en) |
| WO (1) | WO2018000357A1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20230048908A1 (en) * | 2021-08-12 | 2023-02-16 | Infineon Technologies Ag | Power Semiconductor Device and Method of Producing a Power Semiconductor Device |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2018000357A1 (en) * | 2016-06-30 | 2018-01-04 | Texas Instruments Incorporated | Power mosfet with metal filled deep sinker contact for csp |
| TWI806414B (en) | 2022-02-09 | 2023-06-21 | 鴻海精密工業股份有限公司 | Power semiconductor device |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070020879A1 (en) * | 2005-07-19 | 2007-01-25 | Samsung Electronics Co., Ltd | Method of forming an isolation layer and method of manufacturing a field effect transistor using the same |
| US7253474B2 (en) * | 2002-09-20 | 2007-08-07 | Infineon Technologies Ag | Quasi-vertical semiconductor component |
| US20070205430A1 (en) * | 2006-03-03 | 2007-09-06 | Collins David S | Method and structure of refractory metal reach through in bipolar transistor |
| US8304825B2 (en) * | 2010-09-22 | 2012-11-06 | Monolithic Power Systems, Inc. | Vertical discrete devices with trench contacts and associated methods of manufacturing |
| US8766164B2 (en) * | 2008-12-17 | 2014-07-01 | Stmicroelectronics S.R.L. | Geiger-mode photodiode with integrated and adjustable quenching resistor and surrounding biasing conductor |
Family Cites Families (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4999684A (en) * | 1988-05-06 | 1991-03-12 | General Electric Company | Symmetrical blocking high voltage breakdown semiconducotr device |
| US5777362A (en) * | 1995-06-07 | 1998-07-07 | Harris Corporation | High efficiency quasi-vertical DMOS in CMOS or BICMOS process |
| US5998833A (en) * | 1998-10-26 | 1999-12-07 | North Carolina State University | Power semiconductor devices having improved high frequency switching and breakdown characteristics |
| US6489217B1 (en) * | 2001-07-03 | 2002-12-03 | Maxim Integrated Products, Inc. | Method of forming an integrated circuit on a low loss substrate |
| US8089129B2 (en) * | 2002-08-14 | 2012-01-03 | Advanced Analogic Technologies, Inc. | Isolated CMOS transistors |
| JP4153932B2 (en) * | 2004-09-24 | 2008-09-24 | 株式会社東芝 | Semiconductor device and manufacturing method of semiconductor device |
| EP1643558B1 (en) * | 2004-09-30 | 2012-05-02 | STMicroelectronics Srl | Vertical power semiconductor device and method of making the same |
| US7445996B2 (en) * | 2005-03-08 | 2008-11-04 | Micron Technology, Inc. | Low resistance peripheral contacts while maintaining DRAM array integrity |
| DE112006000832B4 (en) * | 2005-04-06 | 2018-09-27 | Fairchild Semiconductor Corporation | Trenched gate field effect transistors and methods of forming the same |
| JP2007142272A (en) * | 2005-11-21 | 2007-06-07 | Sanyo Electric Co Ltd | Semiconductor device |
| US7741226B2 (en) * | 2008-05-06 | 2010-06-22 | International Business Machines Corporation | Optimal tungsten through wafer via and process of fabricating same |
| US8338265B2 (en) * | 2008-11-12 | 2012-12-25 | International Business Machines Corporation | Silicided trench contact to buried conductive layer |
| US8252682B2 (en) * | 2010-02-12 | 2012-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for thinning a wafer |
| US8502346B2 (en) * | 2010-12-23 | 2013-08-06 | Alpha And Omega Semiconductor Incorporated | Monolithic IGBT and diode structure for quasi-resonant converters |
| SE536530C2 (en) * | 2011-04-21 | 2014-02-04 | Silex Microsystems Ab | Starting substrate for semiconductor technology with substrate through connections and a method for manufacturing them |
| US9058455B2 (en) * | 2012-01-20 | 2015-06-16 | International Business Machines Corporation | Backside integration of RF filters for RF front end modules and design structure |
| US20130270712A1 (en) * | 2012-04-16 | 2013-10-17 | Hsin-Yu Chen | Through silicon via structure and method of fabricating the same |
| US8921173B2 (en) * | 2012-05-30 | 2014-12-30 | Tower Semiconductor Ltd. | Deep silicon via as a drain sinker in integrated vertical DMOS transistor |
| US9293357B2 (en) | 2012-07-02 | 2016-03-22 | Texas Instruments Incorporated | Sinker with a reduced width |
| US8748976B1 (en) | 2013-03-06 | 2014-06-10 | Texas Instruments Incorporated | Dual RESURF trench field plate in vertical MOSFET |
| US8803236B1 (en) * | 2013-05-30 | 2014-08-12 | Vanguard International Semiconductor Corporation | Lateral double diffused metal-oxide-semiconductor device and method for fabricating the same |
| US9570494B1 (en) * | 2015-09-29 | 2017-02-14 | Semiconductor Components Industries, Llc | Method for forming a semiconductor image sensor device |
| WO2018000357A1 (en) * | 2016-06-30 | 2018-01-04 | Texas Instruments Incorporated | Power mosfet with metal filled deep sinker contact for csp |
-
2016
- 2016-06-30 WO PCT/CN2016/087968 patent/WO2018000357A1/en not_active Ceased
- 2016-06-30 CN CN201680086101.2A patent/CN110520999B/en active Active
- 2016-11-03 US US15/342,896 patent/US9865718B1/en active Active
-
2017
- 2017-12-04 US US15/831,112 patent/US10903345B2/en active Active
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7253474B2 (en) * | 2002-09-20 | 2007-08-07 | Infineon Technologies Ag | Quasi-vertical semiconductor component |
| US20070020879A1 (en) * | 2005-07-19 | 2007-01-25 | Samsung Electronics Co., Ltd | Method of forming an isolation layer and method of manufacturing a field effect transistor using the same |
| US20070205430A1 (en) * | 2006-03-03 | 2007-09-06 | Collins David S | Method and structure of refractory metal reach through in bipolar transistor |
| US8766164B2 (en) * | 2008-12-17 | 2014-07-01 | Stmicroelectronics S.R.L. | Geiger-mode photodiode with integrated and adjustable quenching resistor and surrounding biasing conductor |
| US8304825B2 (en) * | 2010-09-22 | 2012-11-06 | Monolithic Power Systems, Inc. | Vertical discrete devices with trench contacts and associated methods of manufacturing |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20230048908A1 (en) * | 2021-08-12 | 2023-02-16 | Infineon Technologies Ag | Power Semiconductor Device and Method of Producing a Power Semiconductor Device |
| US12426331B2 (en) * | 2021-08-12 | 2025-09-23 | Infineon Technologies Ag | Power semiconductor device and method of producing a power semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2018000357A1 (en) | 2018-01-04 |
| US10903345B2 (en) | 2021-01-26 |
| US20180102424A1 (en) | 2018-04-12 |
| US9865718B1 (en) | 2018-01-09 |
| CN110520999A (en) | 2019-11-29 |
| CN110520999B (en) | 2023-09-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10079230B2 (en) | Double-sided vertical semiconductor device with thinned substrate | |
| US10002836B2 (en) | Method of fabricating a semiconductor device and semiconductor product | |
| US10804093B2 (en) | Dishing prevention columns for bipolar junction transistors | |
| JP4917172B2 (en) | Vertical current controlled silicon-on-insulator (SOI) device and method of forming the same | |
| US9991350B2 (en) | Low resistance sinker contact | |
| US20120086099A1 (en) | Schottky diode | |
| US9412736B2 (en) | Embedding semiconductor devices in silicon-on-insulator wafers connected using through silicon vias | |
| US10700055B2 (en) | Back ballasted vertical NPN transistor | |
| US20180358258A1 (en) | Single mask level forming both top-side-contact and isolation trenches | |
| US10903345B2 (en) | Power MOSFET with metal filled deep sinker contact for CSP | |
| JP2018511168A (en) | Surface device in vertical power unit | |
| US10811315B2 (en) | Method for producing a through semiconductor via connection | |
| US9269616B2 (en) | Semiconductor device structure and method of forming |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:XIONG, YUFEI;LIU, YUNLONG;YANG, HONG;AND OTHERS;SIGNING DATES FROM 20160428 TO 20160429;REEL/FRAME:040231/0467 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |