[go: up one dir, main page]

US20200350833A1 - Pyramid-type multilevel converter topology - Google Patents

Pyramid-type multilevel converter topology Download PDF

Info

Publication number
US20200350833A1
US20200350833A1 US16/864,604 US202016864604A US2020350833A1 US 20200350833 A1 US20200350833 A1 US 20200350833A1 US 202016864604 A US202016864604 A US 202016864604A US 2020350833 A1 US2020350833 A1 US 2020350833A1
Authority
US
United States
Prior art keywords
stage
converter
pyramid
selector
modular building
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/864,604
Inventor
Keith A. Corzine
Vahid Dargahi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
University of California San Diego UCSD
Original Assignee
University of California San Diego UCSD
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by University of California San Diego UCSD filed Critical University of California San Diego UCSD
Priority to US16/864,604 priority Critical patent/US20200350833A1/en
Publication of US20200350833A1 publication Critical patent/US20200350833A1/en
Assigned to THE REGENTS OF THE UNIVERSITY OF CALIFORNIA reassignment THE REGENTS OF THE UNIVERSITY OF CALIFORNIA ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CORZINE, KEITH A., DARGAHI, VAHID
Priority to US17/585,142 priority patent/US11923784B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of AC power input into DC power output; Conversion of DC power input into AC power output
    • H02M7/42Conversion of DC power input into AC power output without possibility of reversal
    • H02M7/44Conversion of DC power input into AC power output without possibility of reversal by static converters
    • H02M7/48Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/483Converters with outputs that each can have more than two voltages levels
    • H02M7/487Neutral point clamped inverters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of AC power input into DC power output; Conversion of DC power input into AC power output
    • H02M7/42Conversion of DC power input into AC power output without possibility of reversal
    • H02M7/44Conversion of DC power input into AC power output without possibility of reversal by static converters
    • H02M7/48Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/53Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/537Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters
    • H02M7/539Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters with automatic control of output wave form or frequency
    • H02M7/5395Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters with automatic control of output wave form or frequency by pulse-width modulation
    • H02M2007/4835
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of AC power input into DC power output; Conversion of DC power input into AC power output
    • H02M7/42Conversion of DC power input into AC power output without possibility of reversal
    • H02M7/44Conversion of DC power input into AC power output without possibility of reversal by static converters
    • H02M7/48Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/483Converters with outputs that each can have more than two voltages levels
    • H02M7/4835Converters with outputs that each can have more than two voltages levels comprising two or more cells, each including a switchable capacitor, the capacitors having a nominal charge voltage which corresponds to a given fraction of the input voltage, and the capacitors being selectively connected in series to determine the instantaneous output voltage

Definitions

  • the present disclosure relates to the conversion of Direct Current (DC) voltages into Alternating Current (AC) voltages and vice versa.
  • NPC neutral-point-clamped
  • Classic multilevel converters in a range of 3.3 to 13.8 kV include topologies such as NPC, active NPC (A-NPC), neutral-point-piloted (NPP), cascaded H-bridge (CHB), flying-capacitor multilevel (FCM), and modular multilevel converters (MMCs).
  • A-NPC active NPC
  • NPP neutral-point-piloted
  • CHB cascaded H-bridge
  • FCM flying-capacitor multilevel
  • MMCs modular multilevel converters
  • these topologies have disadvantages including the excessive use of passive clamping devices (such as diodes and bulky flying-capacitors with higher voltage and current ratings), inabilities to reach higher power ratings, lower reliability due to the high number of employed devices, and/or additional control complexity. This has impeded the practicality and viability of classic multilevel converter topologies with a high number of cells and voltage levels for medium-voltage (MV) applications.
  • MV medium-volt
  • An example pyramid-type multilevel converter as disclosed herein can include: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage, where: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a pyramid formation having a base of said converter stage and an apex of said selector stage.
  • An example integrated circuit for generating an Alternating Current (AC) voltage waveform as disclosed herein can include: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage, where: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a pyramid formation having a base of said converter stage and an apex of said selector stage.
  • AC Alternating Current
  • FIG. 1 illustrates an example modular soft-switching low/line-frequency building block according to an embodiment of the current invention
  • FIG. 2 illustrates a modular soft-switching line-frequency building block connecting two two-level (or multilevel) PWM converters according to an embodiment of the current invention
  • FIG. 3 illustrates modular soft-switching low/line-frequency building blocks being organized into a symmetric pyramid according to an embodiment of the current invention
  • FIG. 4 illustrates a symmetric pyramid structure being used to connect four two-level (or multilevel) PWM converters according to an embodiment of the current invention
  • FIG. 5 illustrates a symmetric pyramid structure being used to connect multiple two-level (or multilevel) PWM converters according to an embodiment of the current invention
  • FIG. 6 illustrates a modular soft-switching line-frequency building block connecting two two-level PWM topology to form an ultimate three-level PWM converter according to an embodiment of the current invention
  • FIG. 7 illustrates a five-level PWM topology formed by interconnection of four two-level PWM converters according to an embodiment of the current invention
  • FIG. 8 illustrates a five level PWM topology formed by interconnection of two three-level PWM NPC converters according to an embodiment of the current invention
  • FIG. 9 illustrates a nine level topology formed by interconnection of four three-level PWM NPC converters according to an embodiment of the current invention.
  • FIG. 10 illustrates a five level PWM topology according to an embodiment of the current invention.
  • Converting DC voltages into AC voltage waveforms, and vice versa, as disclosed herein, can be accomplished using a Pyramid Type (PT) multilevel converter topology for interconnection of multiple converters.
  • the converter topology disclosed herein interconnects variant converter topologies, such as two-level and/or multilevel types employing specific arrangements of soft-switching and LF-PWM or line-frequency power semiconductor switches.
  • Example benefits which may occur in specific embodiments due to implementation of the PT topology can include a reduction in the operating junction temperature of the semiconductor power switches, as well as a reduction in the number of passive components such as clamping-diodes and flying-capacitors (FCs). In turn, such benefits can improve the current rating, switching frequency, power-level, and power quality of the overall multilevel converter system.
  • FCs flying-capacitors
  • the PT topology shared among the various examples can be applied to any other similar converter system for converting DC voltage to AC voltage waveforms and vice versa.
  • some of the examples provided herein use the PT topology to interconnect multiple converters, including two-level and multilevel inverters.
  • a five-level converter topology in two distinct configurations. The first five-level configuration is an interconnection of four two-level PWM converters.
  • the five-level converter's phase-leg is realized using eight HF Insulated-Gate Bipolar Transistors (HF-IGBTs) with a blocking voltage of 1 p.u., four LF-IGBTs with blocking voltage of 1 p.u., and 2 line-frequency IGBTs with blocking voltage of 2 p.u.
  • the second five-level configuration is formed through an interconnection of 2 three-level PWM converters.
  • the second 5-level converter structure uses eight LF-IGBTs with blocking voltage of 1 p.u., four HF-IGBTs with blocking voltage of 1 p.u., and 2 line-frequency IGBTs with blocking voltage of 2 p.u.
  • the five-level converter configurations disclosed herein do not use any passive devices such as bulky FCs or clamping-diodes in their topology. Instead, the power circuit comprises only the HF-PWM, LF-PWM, and the line-frequency IGBTs. Assuming that the dc-link in the proposed five-level converter is powered through a 4 p.u. DC voltage-source, all the HF-PWM and LF-PWM IGBTs will feature a modular structure with a blocking voltage of 1 p.u. It is worth pointing out that the two line-frequency IGBTs must withstand a 2 p.u. voltage.
  • the proposed five-level converter can be used for MV high-power applications.
  • distinct modulation methods can be used to control the derived new five-level topologies from the PT multilevel converter as a tying-converter.
  • FIG. 1 illustrates an example modular building block 102 , also described as a Power Electronics Building Block (PEBB).
  • the modular building block 102 has a first input 104 connected to a first IGBT 106 , and a second input 108 connected to a second IGBT 110 .
  • the two IGBTs 106 , 110 are electrically connected at a midpoint 112 , which serves as an output terminal.
  • these and all other semiconductor power switches (such as the IGBTs 106 , 110 ) used within the various PT topologies described are soft-switching and LF-PWM or line-frequency devices.
  • FIG. 2 illustrates a modular building block 102 tying/connecting two two-level or multilevel converters 202 , 204 .
  • Each of the two-level (or multilevel) converters 202 , 204 has an output which respectively connects to an input 104 , 108 of the modular building block 102 .
  • the output of the two-level converter 202 , 204 can be from the midpoint of the respective IGBTs in the two-level converter 202 , 204 .
  • Across each converter 202 , 204 is a voltage 206 , 208 , which is the DC voltage being input to a particular converter. If the voltages are identical across all of the converters, the voltage has a 1 p.u. (per unit) value, indicating the voltage value equality or comparison across components.
  • the converters 202 , 204 are further connected 210 together.
  • connection 210 can be tied to the output of the modular building block 102 . This connection results in grounding the overall system between ground and the output of the modular building block 102 .
  • FIG. 3 illustrates modular building blocks 102 being organized into a symmetric pyramid, with outputs from two modular building blocks being fed into the third as inputs.
  • the final modular building block is a “selector stage” 302 , because it effectively selects between positive and negative half-cycles of all of the input voltages.
  • Any layer of modular building blocks between converter devices and the selector stage 302 are part of an “intermediate stage” 304 .
  • the intermediate stage 304 consists of a single layer/column of modular building blocks.
  • FIG. 4 illustrates a symmetric pyramid structure being used to tie/connect four two-level (or multilevel) PWM converters.
  • a modular building block 102 is used for the selector stage 302
  • two modular building blocks 102 are used for the intermediate stage 304
  • four two-level (or multilevel) converters are used for the converter stage 402 .
  • Each of the two-level (or multilevel) converters have an input voltage 206 , and are electrically connected together 210 .
  • DC voltage levels 206 on the converters of the converter stage 402 are chopped and applied as inputs into the interconnected/intertied system of PEBB modules, and as the respective IGBTs of each modular building block are gated ON and OFF in a LF-PWM manner, the HF-PWM chopped DC voltages 206 generated from the converter stage 402 are combined or subtracted, resulting in an output at the selector stage 302 at the voltage level desired.
  • FIG. 5 illustrates a pyramid structure being used to connect multiple two-level (or multilevel) converters.
  • This example is similar to that of FIG. 4 , but with an intermediate stage 502 of multiple layers of modular building blocks connected. Please note that while the illustrated example has four layers within the intermediate stage, this is only an example, and other configurations may have different numbers of layers. Also note that the illustrated example does not illustrate all of the blocks in layers 402 and 502 which would be physically present, illustrated by the empty connections of the illustrated modules.
  • FIG. 6 illustrates a modular building block 102 connecting two two-level PWM converter topologies 602 , forming an ultimate three-level PWM converter. This is realized by interconnection of two two-level converters and the modular building block 102 .
  • the interconnection of the two two-level converters includes, as illustrated, a connection between the midpoint of a first two-level converter and midpoint of a second two level converter through the modular building block 102 .
  • FIG. 7 illustrates a five-level topology formed by interconnection of four two-level PWM converters.
  • the overall modular blocks 102 include one line-frequency modular block (the far right layer) as a selector stage and two LF-PWM modular blocks (one layer) as an intermediate stage connecting to four two-level PWM converters 602 .
  • the four two-level PWM converters 602 are connected 702 to a common ground.
  • FIG. 8 illustrates a five-level topology 802 formed by interconnection of two three-level PWM NPC (Neutral Point Clamped) converters using a single line-frequency modular block 102 (one layer) as a selector stage.
  • This five-level converter topology employs 4 clamping-diodes, with blocking voltage of 1 p.u. each (per-converter's phase-leg), whereas the classic five-level PWM NPC needs 12 clamping-diodes with blocking voltages of 1 p.u. per-phase.
  • FIG. 9 illustrates a nine-level topology formed by interconnection of four three-level PWM NPC converters (or two of the five level converters 802 illustrated in FIG. 8 ) and the modular building block 102 .
  • a single line-frequency modular block is used as a selector stage (one layer) and an intermediate stage is formed by one layer of two LF-PWM modular blocks.
  • the respective converters are electrically connected 902 .
  • This derived nine-level PWM converter topology employs eight clamping-diodes with blocking voltage of 1 p.u. each (per-converter's phase-leg).
  • the classic nine-level PWM NPC needs 56 clamping-diodes with blocking voltage of 1 p.u. per-converter's phase-leg.
  • FIG. 10 illustrates a five-level topology for the purposes of describing the derived control technique for the disclosed topologies. While differences will exist between any particular configurations, the overall concepts are shared between configurations.
  • the converter stage 402 has DC voltage sources 206 for multiple converters. These converters chop the input DC voltages 206 in a HF-PWM scheme to generate an input voltages to an intermediate stage 502 , which then provides an output to a selector stage 302 .
  • the selector stage 302 is made of two sets of two IGBTs 1002 , 1004 . Each respective IGBT has a 1 p.u. voltage rating, allowing each set 1002 , 1004 to have a 2 p.u. voltage rating due to their series connection.
  • the output 1006 of the selector stage 302 is electrically located at the midpoint between the two sets of IGBTs 1002 , 1004 . While multiple configurations are possible using the illustrated circuit, two specific configurations will be discussed.
  • the converter stage 402 uses hard-switching HF-PWM IGBTs
  • the intermediate stage 502 uses soft-switching LF-PWM IGBTs
  • the selector stage 302 uses soft-switching line-frequency IGBTs.
  • the converter's phase-leg is realized using eight HF-PWM IGBTs with blocking voltage of 1 p.u.
  • the Phase-Disposition PWM (PD-PWM) method is employed to control the HF-PWM IGBTs in this configuration.
  • M is the modulation index
  • is the reference phase angle.
  • PWM signals are generated as follows:
  • the converter stage 402 uses hard-switching LF-PWM IGBTs
  • the intermediate stage 502 uses hard-switching HF-PWM IGBTs
  • the selector stage 302 uses soft-switching line-frequency IGBTs.
  • the converter's phase-leg is realized using eight LF-PWM IGBTs with blocking voltage of 1 p.u. and switching pulses of ⁇ 1 , ⁇ 1 , ⁇ 2 , ⁇ 2 , ⁇ 1 , ⁇ 1 , ⁇ 2 , ⁇ 2 , four HF-PWM IGBTs with blocking voltage of 1 p.u. and control pulses of ⁇ 1 , ⁇ 1 , ⁇ 2 , ⁇ 2 , and two line-frequency IGBTs with blocking voltage of 2 p.u. and gate signals of ⁇ and ⁇ ,
  • the switching technique is divided into two cases.
  • the modulation index for the first case is considered 0.5 ⁇ M ⁇ 1 while it is assumed 0 ⁇ M ⁇ 0.5 in the second case.
  • the two carriers of the PD (Phase Disposition) PWM modulator occupy bands between ⁇ 0.5 and 0.5 such that ( ⁇ 0.5 ⁇ N (t) ⁇ 0) and (0 ⁇ P (t) ⁇ 0.5).
  • the zero-crossing angle of the ⁇ and the intersection angle ⁇ of the sinusoidal reference waveform with constant value of 0.5 are used to generate four pulses of ⁇ 1 (t), ⁇ 2 (t), ⁇ 3 (t), and ⁇ (t). These pulses are added to the ⁇ (t) to form a bounded reference waveform of ⁇ (t).
  • the bounded reference waveform ⁇ (t) occupies the bands between ⁇ 0.5 and 0.5, and is used for PWM comparison with PD-PWM carriers of ⁇ P (t) and ⁇ N (t) to generate the PWM pulses for the IGBTs as follows:
  • control and switching pulses for the second case 0 ⁇ M ⁇ 0.5 are derived as follows:
  • a pyramid-type multilevel converter topology as disclosed herein can include: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage if the number of converters in said converter stage is greater than or equal to 3, wherein: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a symmetric or asymmetric pyramid formation having a base of said converter stage and an apex of said selector stage.
  • each respective stage in said at least one intermediate stage can have half as many of said modular building blocks as an immediately lower stage.
  • the plurality of n converter circuits can include two-level converters such as half-bridge circuits and multilevel converters such as half-bridge topologies of diode clamped, NPC, A-NPC, NPP, FCM, and MMC converters.
  • Each respective modular building block in said plurality of modular building blocks can include: an upper switch; a lower switch; and a midpoint.
  • said upper switch has a first connection to either the midpoint of a first upper modular building block in the adjacent layer within the intermediate stage or the output terminal of a first upper converter in the adjacent converter stage, and a second connection to said midpoint;
  • said lower switch has a third connection to either the midpoint of a second lower modular building block in the adjacent layer within the intermediate stage or the output terminal of a second lower converter in the adjacent converter stage, and a fourth connection to said midpoint.
  • the upper switch and the lower switch within the said modular building blocks are low-frequency or line-frequency soft-switching semiconductor devices, and the plurality of n converter circuits are high-frequency Pulse-Width Modulation (PWM) converters.
  • PWM Pulse-Width Modulation
  • Modular building blocks of the same layer/column within the intermediate stage lacks electrical connection to each other.
  • the selector stage is switched at line-frequency and the converter stage is switched at a high-frequency PWM.
  • the intermediate stage is switched at a low-frequency PWM.
  • An example integrated circuit for generating an AC voltage waveform as disclosed herein includes: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage if the number of converters in said converter stage is greater than or equal to 3, wherein: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a symmetric or asymmetric pyramid formation having a base of said converter stage and an apex of said selector stage.
  • the plurality of n converter circuits can include two-level converters such as half-bridge circuits and multilevel converters such as half-bridge topologies of diode clamped, NPC, A-NPC, NPP, FCM, and MMC converters.
  • Each respective modular building block in said plurality of modular building blocks can include: an upper switch; a lower switch; and a midpoint, where the upper switch has a first connection to either the midpoint of a first upper modular building block in the adjacent layer within the intermediate stage or the output terminal of a first upper converter in the adjacent converter stage, and a second connection to the midpoint; and the lower switch has a third connection to either the midpoint of a second lower modular building block in the adjacent layer within the intermediate stage or the output terminal of a second lower converter in the adjacent converter stage, and a fourth connection to the midpoint.
  • the upper switch and the lower switch within the said modular building blocks are soft-switching low-frequency or line-frequency semiconductor switches, and the plurality of n converter circuits are high-frequency Pulse-Width-Modulation (PWM) converters.
  • PWM Pulse-Width-Modulation
  • Modular building blocks of the same layer/column within the intermediate stage may lack electrical connection to each other.
  • the selector stage is switched at line-frequency and the converter stage is switched at a high-frequency PWM.
  • the intermediate stage is switched at a low-frequency PWM.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Inverter Devices (AREA)

Abstract

A pyramid-type multilevel converter for converting DC voltage to AC voltage waveforms, and vice versa. An example device can use modular building blocks to form a selector stage, a converter stage, and at least one intermediate stage if the number of converters within the converter stage is greater than or equal to 3, with the converter stage switching at high-frequency PWM to chop the DC voltages. The modular building blocks are connected in a symmetric or asymmetric pyramid configuration having a base of using the converter stage and an apex of the selector stage.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims priority benefit from U.S. provisional patent application No. 62/842,623, filed on May 3, 2019, the entire content of which is incorporated herein by reference.
  • BACKGROUND 1. Technical Field
  • The present disclosure relates to the conversion of Direct Current (DC) voltages into Alternating Current (AC) voltages and vice versa.
  • 2. Introduction
  • Topologically distinct variants of multilevel power converters have been in existence since the emergence of three-level neutral-point-clamped (NPC) converters. Classic multilevel converters in a range of 3.3 to 13.8 kV include topologies such as NPC, active NPC (A-NPC), neutral-point-piloted (NPP), cascaded H-bridge (CHB), flying-capacitor multilevel (FCM), and modular multilevel converters (MMCs). However, these topologies have disadvantages including the excessive use of passive clamping devices (such as diodes and bulky flying-capacitors with higher voltage and current ratings), inabilities to reach higher power ratings, lower reliability due to the high number of employed devices, and/or additional control complexity. This has impeded the practicality and viability of classic multilevel converter topologies with a high number of cells and voltage levels for medium-voltage (MV) applications.
  • SUMMARY
  • Additional features and advantages of the disclosure will be set forth in the description which follows, and in part will be obvious from the description, or can be learned by practice of the herein disclosed principles. The features and advantages of the disclosure can be realized and obtained by means of the instruments and combinations particularly pointed out in the appended claims. These and other features of the disclosure will become more fully apparent from the following description and appended claims, or can be learned by the practice of the principles set forth herein.
  • An example pyramid-type multilevel converter as disclosed herein can include: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage, where: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a pyramid formation having a base of said converter stage and an apex of said selector stage.
  • An example integrated circuit for generating an Alternating Current (AC) voltage waveform as disclosed herein can include: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage, where: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a pyramid formation having a base of said converter stage and an apex of said selector stage.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates an example modular soft-switching low/line-frequency building block according to an embodiment of the current invention;
  • FIG. 2 illustrates a modular soft-switching line-frequency building block connecting two two-level (or multilevel) PWM converters according to an embodiment of the current invention;
  • FIG. 3 illustrates modular soft-switching low/line-frequency building blocks being organized into a symmetric pyramid according to an embodiment of the current invention;
  • FIG. 4 illustrates a symmetric pyramid structure being used to connect four two-level (or multilevel) PWM converters according to an embodiment of the current invention;
  • FIG. 5 illustrates a symmetric pyramid structure being used to connect multiple two-level (or multilevel) PWM converters according to an embodiment of the current invention;
  • FIG. 6 illustrates a modular soft-switching line-frequency building block connecting two two-level PWM topology to form an ultimate three-level PWM converter according to an embodiment of the current invention;
  • FIG. 7 illustrates a five-level PWM topology formed by interconnection of four two-level PWM converters according to an embodiment of the current invention;
  • FIG. 8 illustrates a five level PWM topology formed by interconnection of two three-level PWM NPC converters according to an embodiment of the current invention;
  • FIG. 9 illustrates a nine level topology formed by interconnection of four three-level PWM NPC converters according to an embodiment of the current invention; and
  • FIG. 10 illustrates a five level PWM topology according to an embodiment of the current invention.
  • DETAILED DESCRIPTION
  • Various embodiments of the disclosure are described in detail below. While specific implementations are described, it should be understood that this is done for illustration purposes only. Other components and configurations may be used without parting from the spirit and scope of the disclosure.
  • Converting DC voltages into AC voltage waveforms, and vice versa, as disclosed herein, can be accomplished using a Pyramid Type (PT) multilevel converter topology for interconnection of multiple converters. The converter topology disclosed herein interconnects variant converter topologies, such as two-level and/or multilevel types employing specific arrangements of soft-switching and LF-PWM or line-frequency power semiconductor switches. Example benefits which may occur in specific embodiments due to implementation of the PT topology can include a reduction in the operating junction temperature of the semiconductor power switches, as well as a reduction in the number of passive components such as clamping-diodes and flying-capacitors (FCs). In turn, such benefits can improve the current rating, switching frequency, power-level, and power quality of the overall multilevel converter system.
  • While specific configurations are disclosed with respect to two-level, three-level, and other-level converters, the PT topology shared among the various examples can be applied to any other similar converter system for converting DC voltage to AC voltage waveforms and vice versa. For example, some of the examples provided herein use the PT topology to interconnect multiple converters, including two-level and multilevel inverters. In addition, disclosed is a five-level converter topology in two distinct configurations. The first five-level configuration is an interconnection of four two-level PWM converters. In this first example, the five-level converter's phase-leg is realized using eight HF Insulated-Gate Bipolar Transistors (HF-IGBTs) with a blocking voltage of 1 p.u., four LF-IGBTs with blocking voltage of 1 p.u., and 2 line-frequency IGBTs with blocking voltage of 2 p.u. The second five-level configuration is formed through an interconnection of 2 three-level PWM converters. The second 5-level converter structure uses eight LF-IGBTs with blocking voltage of 1 p.u., four HF-IGBTs with blocking voltage of 1 p.u., and 2 line-frequency IGBTs with blocking voltage of 2 p.u.
  • Moreover, the five-level converter configurations disclosed herein do not use any passive devices such as bulky FCs or clamping-diodes in their topology. Instead, the power circuit comprises only the HF-PWM, LF-PWM, and the line-frequency IGBTs. Assuming that the dc-link in the proposed five-level converter is powered through a 4 p.u. DC voltage-source, all the HF-PWM and LF-PWM IGBTs will feature a modular structure with a blocking voltage of 1 p.u. It is worth pointing out that the two line-frequency IGBTs must withstand a 2 p.u. voltage. Due to the elimination of the passive clamping-devices including capacitors and diodes, the proposed five-level converter can be used for MV high-power applications. In addition, distinct modulation methods can be used to control the derived new five-level topologies from the PT multilevel converter as a tying-converter. These and other variations shall be described herein as the various embodiments of the illustrations are set forth. While respective examples may be directed to using the described configurations for conversion of DC voltages to AC voltage waveforms or vice versa, all configurations described herein can be used for both purposes unless expressly indicated. The embodiments and examples outlined herein are exemplary and can be implemented in any combination thereof, including combinations that exclude, add, or modify certain steps.
  • FIG. 1 illustrates an example modular building block 102, also described as a Power Electronics Building Block (PEBB). The modular building block 102 has a first input 104 connected to a first IGBT 106, and a second input 108 connected to a second IGBT 110. The two IGBTs 106, 110 are electrically connected at a midpoint 112, which serves as an output terminal. Please note that these and all other semiconductor power switches (such as the IGBTs 106, 110) used within the various PT topologies described are soft-switching and LF-PWM or line-frequency devices.
  • FIG. 2 illustrates a modular building block 102 tying/connecting two two-level or multilevel converters 202, 204. Each of the two-level (or multilevel) converters 202, 204 has an output which respectively connects to an input 104, 108 of the modular building block 102. In case of tying 2 two-level converters, the output of the two- level converter 202, 204 can be from the midpoint of the respective IGBTs in the two- level converter 202, 204. Across each converter 202, 204 is a voltage 206, 208, which is the DC voltage being input to a particular converter. If the voltages are identical across all of the converters, the voltage has a 1 p.u. (per unit) value, indicating the voltage value equality or comparison across components. The converters 202, 204 are further connected 210 together.
  • In single-phase applications, the connection 210 can be tied to the output of the modular building block 102. This connection results in grounding the overall system between ground and the output of the modular building block 102.
  • FIG. 3 illustrates modular building blocks 102 being organized into a symmetric pyramid, with outputs from two modular building blocks being fed into the third as inputs. When the modular building blocks are organized into a Pyramid Type (PT) structure as illustrated, the final modular building block is a “selector stage” 302, because it effectively selects between positive and negative half-cycles of all of the input voltages. Any layer of modular building blocks between converter devices and the selector stage 302 are part of an “intermediate stage” 304. As illustrated in FIG. 3, the intermediate stage 304 consists of a single layer/column of modular building blocks. However, in other configurations of the PT structure, there can be multiple layers of modular building blocks in the intermediate stage 304.
  • FIG. 4 illustrates a symmetric pyramid structure being used to tie/connect four two-level (or multilevel) PWM converters. In this configuration, a modular building block 102 is used for the selector stage 302, two modular building blocks 102 are used for the intermediate stage 304, and four two-level (or multilevel) converters are used for the converter stage 402. Each of the two-level (or multilevel) converters have an input voltage 206, and are electrically connected together 210. DC voltage levels 206 on the converters of the converter stage 402 are chopped and applied as inputs into the interconnected/intertied system of PEBB modules, and as the respective IGBTs of each modular building block are gated ON and OFF in a LF-PWM manner, the HF-PWM chopped DC voltages 206 generated from the converter stage 402 are combined or subtracted, resulting in an output at the selector stage 302 at the voltage level desired.
  • FIG. 5 illustrates a pyramid structure being used to connect multiple two-level (or multilevel) converters. This example is similar to that of FIG. 4, but with an intermediate stage 502 of multiple layers of modular building blocks connected. Please note that while the illustrated example has four layers within the intermediate stage, this is only an example, and other configurations may have different numbers of layers. Also note that the illustrated example does not illustrate all of the blocks in layers 402 and 502 which would be physically present, illustrated by the empty connections of the illustrated modules.
  • FIG. 6 illustrates a modular building block 102 connecting two two-level PWM converter topologies 602, forming an ultimate three-level PWM converter. This is realized by interconnection of two two-level converters and the modular building block 102. The interconnection of the two two-level converters includes, as illustrated, a connection between the midpoint of a first two-level converter and midpoint of a second two level converter through the modular building block 102.
  • FIG. 7 illustrates a five-level topology formed by interconnection of four two-level PWM converters. In this example, the overall modular blocks 102 include one line-frequency modular block (the far right layer) as a selector stage and two LF-PWM modular blocks (one layer) as an intermediate stage connecting to four two-level PWM converters 602. In addition, the four two-level PWM converters 602 are connected 702 to a common ground.
  • FIG. 8 illustrates a five-level topology 802 formed by interconnection of two three-level PWM NPC (Neutral Point Clamped) converters using a single line-frequency modular block 102 (one layer) as a selector stage. This five-level converter topology employs 4 clamping-diodes, with blocking voltage of 1 p.u. each (per-converter's phase-leg), whereas the classic five-level PWM NPC needs 12 clamping-diodes with blocking voltages of 1 p.u. per-phase.
  • FIG. 9 illustrates a nine-level topology formed by interconnection of four three-level PWM NPC converters (or two of the five level converters 802 illustrated in FIG. 8) and the modular building block 102. In this derived-topology, a single line-frequency modular block is used as a selector stage (one layer) and an intermediate stage is formed by one layer of two LF-PWM modular blocks. Like other topologies, the respective converters are electrically connected 902. This derived nine-level PWM converter topology employs eight clamping-diodes with blocking voltage of 1 p.u. each (per-converter's phase-leg). By contrast, the classic nine-level PWM NPC needs 56 clamping-diodes with blocking voltage of 1 p.u. per-converter's phase-leg.
  • FIG. 10 illustrates a five-level topology for the purposes of describing the derived control technique for the disclosed topologies. While differences will exist between any particular configurations, the overall concepts are shared between configurations.
  • As illustrated in the various topologies previously described, the converter stage 402 has DC voltage sources 206 for multiple converters. These converters chop the input DC voltages 206 in a HF-PWM scheme to generate an input voltages to an intermediate stage 502, which then provides an output to a selector stage 302. In this case, the selector stage 302 is made of two sets of two IGBTs 1002, 1004. Each respective IGBT has a 1 p.u. voltage rating, allowing each set 1002, 1004 to have a 2 p.u. voltage rating due to their series connection. The output 1006 of the selector stage 302 is electrically located at the midpoint between the two sets of IGBTs 1002, 1004. While multiple configurations are possible using the illustrated circuit, two specific configurations will be discussed.
  • In the first configuration, the converter stage 402 uses hard-switching HF-PWM IGBTs, the intermediate stage 502 uses soft-switching LF-PWM IGBTs, and the selector stage 302 uses soft-switching line-frequency IGBTs. For each stage 302, 402, 502, and each modular building block, there are switching pulses that turn-on and turn-off the respective IGBTs. For the first exemplary configuration, the converter's phase-leg is realized using eight HF-PWM IGBTs with blocking voltage of 1 p.u. and switching pulses of α1, α1 , α2, α2 , β1, β1 , β2, β2 , four LF-PWM IGBTs with blocking voltage of 1 p.u. and control pulses of λ1, λ1 , λ2, λ2 , and two line-frequency IGBTs with blocking voltage of 2 p.u. and gate signals of κ and κ. (Two 1 p.u. IGBTs are series connected to realize a 2 p.u. switch).
  • The Phase-Disposition PWM (PD-PWM) method is employed to control the HF-PWM IGBTs in this configuration. In the equations that follow, M is the modulation index and fr is the reference frequency so that ωr=2πfr, and φ is the reference phase angle. Assuming ΩP1(t) as the first positive carrier occupying the band between 0 and 0.5 (0≤ΩP1(t)≤0.5), ΩP2(t) as the second positive carrier occupying the band between 0.5 and 1 (0.5≤ΩP2(t)≤1), ΩN1(t) as the first negative carrier occupying the band between −0.5 and 0 (−0.5≤ΩN1(t)≤0), ΩN2(t) as the second negative carrier occupying the band between −1 and −0.5 (−1≤ΩN2(t)≤−0.5), PWM signals are generated as follows:
  • Ψ ( t ) = M sin ( ω r t + ϕ ) - ϕ ω r t < 2 π - ϕ ( 1 ) α 2 ( t ) = { 1 Ω P 2 ( t ) Ψ ( t ) 0 Ω P 2 ( t ) > Ψ ( t ) ( 2 ) α 1 ( t ) = { 1 Ω P 1 ( t ) Ψ ( t ) 0 Ω P 1 ( t ) > Ψ ( t ) ( 3 ) β 1 ( t ) = { 1 Ω N 1 ( t ) Ψ ( t ) 0 Ω N 1 ( t ) > Ψ ( t ) ( 4 ) β 2 ( t ) = { 1 Ω N 2 ( t ) Ψ ( t ) 0 Ω N 2 ( t ) > Ψ ( t ) ( 5 ) λ 1 ( t ) = { 1 0 . 5 Ψ ( t ) 0 0 . 5 > Ψ ( t ) ( 6 ) λ 2 ( t ) = { 1 - 0 . 5 Ψ ( t ) 0 - 0 . 5 > Ψ ( t ) ( 7 ) κ ( t ) = { 1 - ϕ ω r t < π - ϕ 0 π - ϕ ω r t 2 π - ϕ ( 8 )
  • In a second configuration, the converter stage 402 uses hard-switching LF-PWM IGBTs, the intermediate stage 502 uses hard-switching HF-PWM IGBTs, and the selector stage 302 uses soft-switching line-frequency IGBTs. In this configuration, the converter's phase-leg is realized using eight LF-PWM IGBTs with blocking voltage of 1 p.u. and switching pulses of α1, α1 , α2, α2 , β1, β1 , β2, β2 , four HF-PWM IGBTs with blocking voltage of 1 p.u. and control pulses of λ1, λ1 , λ2, λ2 , and two line-frequency IGBTs with blocking voltage of 2 p.u. and gate signals of κ and κ,
  • The switching technique is divided into two cases. The modulation index for the first case is considered 0.5≤M≤1 while it is assumed 0≤M≤0.5 in the second case. In controlling the first case of this configuration, the two carriers of the PD (Phase Disposition) PWM modulator occupy bands between −0.5 and 0.5 such that (−0.5≤ΩN(t)≤0) and (0≤ΩP(t)≤0.5). The zero-crossing angle of the φ and the intersection angle θ of the sinusoidal reference waveform with constant value of 0.5 are used to generate four pulses of γ1(t), γ2(t), γ3(t), and η(t). These pulses are added to the Ψ(t) to form a bounded reference waveform of χ(t). The bounded reference waveform χ(t) occupies the bands between −0.5 and 0.5, and is used for PWM comparison with PD-PWM carriers of ΩP(t) and ΩN(t) to generate the PWM pulses for the IGBTs as follows:
  • θ = sin - 1 ( 1 2 M ) 0.5 M 1 ( 9 ) γ 1 = { 0.5 - ϕ ω r t θ - ϕ 0 θ - ϕ ω r t 2 π - ϕ ( 10 ) γ 2 ( t ) = { 0 - ϕ ω r t π - θ - ϕ 0.5 π - θ - ϕ ω r t π - ϕ 0 π - ϕ ω r t 2 π - ϕ ( 11 ) γ 3 ( t ) = { 0 - ϕ ω r t π + θ - ϕ 0.5 π + θ - ϕ ω r t 2 π - θ - ϕ 0 2 π - θ - ϕ ω r t 2 π - ϕ ( 12 ) η ( t ) = { - 0.5 - ϕ ω r t π - ϕ 0 π - ϕ ω r t 2 π - ϕ ( 13 ) χ ( t ) = Ψ ( t ) + γ 1 ( t ) + γ 2 ( t ) + γ 3 ( t ) + η ( t ) 0.5 M 1 ( 14 ) α 2 ( t ) = { 1 0.5 Ψ ( t ) 0 0.5 > Ψ ( t ) ( 15 ) α 1 ( t ) = α 2 ( t ) ( 16 ) β 2 ( t ) = { 1 - 0.5 Ψ ( t ) 0 - 0.5 > Ψ ( t ) ( 17 ) β 1 ( t ) = β 2 ( t ) ( 18 ) λ 1 ( t ) = { 1 Ω P ( t ) χ ( t ) 0 Ω P ( t ) > χ ( t ) ( 19 ) λ 2 ( t ) = { 1 Ω N ( t ) χ ( t ) 0 Ω N ( t ) > χ ( t ) ( 20 ) κ ( t ) = { 1 - ϕ ω r t π - ϕ 0 π - ϕ ω r t 2 π - ϕ ( 21 )
  • The control and switching pulses for the second case 0≤M≤0.5 are derived as follows:
  • α 2 ( t ) = 0 ( 22 ) α 1 ( t ) = α 2 ( t ) ( 23 ) β 1 ( t ) = 1 ( 24 ) β 2 ( t ) = β 1 ( t ) ( 25 ) λ 1 ( t ) = { 1 Ω P ( t ) Ψ ( t ) 0 Ω P ( t ) > Ψ ( t ) ( 26 ) λ 2 ( t ) = { 1 Ω N ( t ) Ψ ( t ) 0 Ω N ( t ) > Ψ ( t ) ( 27 ) κ ( t ) = { 1 - ϕ ω r t π - ϕ 0 π - ϕ ω r t 2 π - ϕ ( 28 )
  • Use of language such as “at least one of X, Y, and Z,” “at least one of X, Y, or Z,” “at least one or more of X, Y, and Z,” “at least one or more of X, Y, or Z,” “at least one or more of X, Y, and/or Z,” or “at least one of X, Y, and/or Z,” are intended to be inclusive of both a single item (e.g., just X, or just Y, or just Z) and multiple items (e.g., {X and Y}, {X and Z}, {Y and Z}, or {X, Y, and Z}). The phrase “at least one of” and similar phrases are not intended to convey a requirement that each possible item must be present, although each possible item may be present.
  • A pyramid-type multilevel converter topology as disclosed herein can include: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage if the number of converters in said converter stage is greater than or equal to 3, wherein: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a symmetric or asymmetric pyramid formation having a base of said converter stage and an apex of said selector stage. In some configurations, each respective stage in said at least one intermediate stage can have half as many of said modular building blocks as an immediately lower stage. The plurality of n converter circuits can include two-level converters such as half-bridge circuits and multilevel converters such as half-bridge topologies of diode clamped, NPC, A-NPC, NPP, FCM, and MMC converters.
  • Each respective modular building block in said plurality of modular building blocks can include: an upper switch; a lower switch; and a midpoint. wherein: said upper switch has a first connection to either the midpoint of a first upper modular building block in the adjacent layer within the intermediate stage or the output terminal of a first upper converter in the adjacent converter stage, and a second connection to said midpoint; and said lower switch has a third connection to either the midpoint of a second lower modular building block in the adjacent layer within the intermediate stage or the output terminal of a second lower converter in the adjacent converter stage, and a fourth connection to said midpoint. The upper switch and the lower switch within the said modular building blocks are low-frequency or line-frequency soft-switching semiconductor devices, and the plurality of n converter circuits are high-frequency Pulse-Width Modulation (PWM) converters.
  • Modular building blocks of the same layer/column within the intermediate stage lacks electrical connection to each other.
  • The selector stage is switched at line-frequency and the converter stage is switched at a high-frequency PWM. The intermediate stage is switched at a low-frequency PWM.
  • An example integrated circuit for generating an AC voltage waveform as disclosed herein includes: a selector stage; a converter stage; and at least one intermediate stage between said selector stage and said converter stage if the number of converters in said converter stage is greater than or equal to 3, wherein: said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks; said converter stage comprises a plurality of n converter circuits to output phase voltage references; and said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a symmetric or asymmetric pyramid formation having a base of said converter stage and an apex of said selector stage. The plurality of n converter circuits can include two-level converters such as half-bridge circuits and multilevel converters such as half-bridge topologies of diode clamped, NPC, A-NPC, NPP, FCM, and MMC converters.
  • Each respective modular building block in said plurality of modular building blocks can include: an upper switch; a lower switch; and a midpoint, where the upper switch has a first connection to either the midpoint of a first upper modular building block in the adjacent layer within the intermediate stage or the output terminal of a first upper converter in the adjacent converter stage, and a second connection to the midpoint; and the lower switch has a third connection to either the midpoint of a second lower modular building block in the adjacent layer within the intermediate stage or the output terminal of a second lower converter in the adjacent converter stage, and a fourth connection to the midpoint. The upper switch and the lower switch within the said modular building blocks are soft-switching low-frequency or line-frequency semiconductor switches, and the plurality of n converter circuits are high-frequency Pulse-Width-Modulation (PWM) converters.
  • Modular building blocks of the same layer/column within the intermediate stage may lack electrical connection to each other.
  • The selector stage is switched at line-frequency and the converter stage is switched at a high-frequency PWM. The intermediate stage is switched at a low-frequency PWM.
  • The various embodiments described above are provided by way of illustration only and should not be construed to limit the scope of the disclosure. Various modifications and changes may be made to the principles described herein without following the example embodiments and applications illustrated and described herein, and without departing from the spirit and scope of the disclosure.

Claims (20)

We claim:
1. A pyramid-type multilevel converter, comprising:
a selector stage;
a converter stage; and
at least one intermediate stage between said selector stage and said converter stage,
wherein:
said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks;
said converter stage comprises a plurality of n converter circuits to output phase voltage references; and
said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a pyramid formation having a base of said converter stage and an apex of said selector stage.
2. The pyramid-type multilevel converter of claim 1, wherein each respective modular building block in said plurality of modular building blocks comprises:
an upper switch;
a lower switch; and
a midpoint,
wherein:
said upper switch has a first connection to one of: 1) the midpoint of a first upper modular building block in an adjacent layer within the intermediate stage, or 2) an output terminal of a first upper converter in an adjacent converter stage, and a second connection to said midpoint; and
said lower switch has a third connection to one of: 1) the midpoint of a second lower modular building block in the adjacent layer within the intermediate stage, or 2) an output terminal of a second lower converter in an adjacent converter stage, and a fourth connection to said midpoint.
3. The pyramid-type multilevel converter of claim 2, wherein said upper switch and said lower switch are soft-switching low-frequency Pulse-Width-Modulation (PWM) or line-frequency switches.
4. The pyramid-type multilevel converter of claim 3, wherein said plurality of n converter circuits comprise Pulse-Width-Modulation (PWM) high-frequency converters.
5. The pyramid-type multilevel converter of claim 1, wherein said plurality of modular building blocks of the same intermediate stage lack electrical connection to each other.
6. The pyramid-type multilevel converter of claim 1,
said selector stage switched at line-frequency; and
said at least one intermediate stage switched at low-frequency PWM; and
said converter stage switched at high-frequency PWM scheme.
7. The pyramid-type multilevel converter of claim 1, wherein said plurality of n converter circuits comprise two-level converters, said two-level converters being at least one of a half-bridge circuit and a multilevel converter.
8. The pyramid-type multilevel converter of claim 7, wherein the at least one of said half-bridge circuit and said multilevel converter comprises at least one half-bridge topology from the list of Diode Clamped, A-NPC (Active Neutral Point Clamped), NPP (Neutral-Point-Piloted), FCM (Flying-Capacitor Multilevel), and MMC (Modular Multilevel Converter).
9. The pyramid-type multilevel converter of claim 1, wherein said pyramid formation electrically connecting said selector stage, said converter stage, and said at least one intermediate stage is a symmetric pyramid formation.
10. The pyramid-type multilevel converter of claim 1, wherein said pyramid formation electrically connecting said selector stage, said converter stage, and said at least one intermediate stage is an asymmetric pyramid formation.
11. An integrated circuit for generating an Alternating Current (AC) voltage waveform, comprising:
a selector stage;
a converter stage; and
at least one intermediate stage between said selector stage and said converter stage,
wherein:
said selector stage and said at least one intermediate stage are made of a plurality of modular building blocks;
said converter stage comprises a plurality of n converter circuits to output phase voltage references; and
said selector stage, said converter stage, and said at least one intermediate stage are electrically connected in a pyramid formation having a base of said converter stage and an apex of said selector stage.
12. The integrated circuit of claim 11, wherein each respective modular building block in said plurality of modular building blocks comprises:
an upper switch;
a lower switch; and
a midpoint,
wherein:
said upper switch has a first connection to one of: 1) the midpoint of a first upper modular building block in an adjacent layer within the intermediate stage or, 2) an output terminal of a first upper converter in an adjacent converter stage, and a second connection to said midpoint; and
said lower switch has a third connection to one of: 1) the midpoint of a second lower modular building block in the adjacent layer within the intermediate stage or, 2) an output terminal of a second lower converter in an adjacent converter stage, and a fourth connection to said midpoint.
13. The integrated circuit of claim 12, wherein said upper switch and said lower switch are soft-switching low-frequency or line-frequency semiconductor switches.
14. The integrated circuit of claim 13, wherein said plurality of n converter circuits comprise high-frequency Pulse-Width-Modulation (PWM) converters.
15. The integrated circuit of claim 11, wherein said plurality of modular building blocks of the same layer/column within said intermediate stage lacks electrical connection to each other.
16. The integrated circuit of claim 11, wherein:
said selector stage is switched at line-frequency;
said intermediate stage is switched at low-frequency PWM; and
said converter stage is switched at high-frequency PWM scheme.
17. The integrated circuit of claim 11, wherein said plurality of n converter circuits comprise two-level converters, said two-level converters being at least one of a half-bridge circuit and a multilevel converter.
18. The integrated circuit of claim 17, wherein the at least one of said half-bridge circuit and said multilevel converter comprises at least one half-bridge topology from the list of Diode Clamped A-NPC (Active Neutral Point Clamped), NPP (Neutral-Point-Piloted), FCM (Flying-Capacitor Multilevel), and MMC (Modular Multilevel Converter).
19. The integrated circuit of claim 11, wherein said pyramid formation electrically connecting said selector stage, said converter stage, and said at least one intermediate stage is a symmetric pyramid formation.
20. The integrated circuit of claim 11, wherein said pyramid formation electrically connecting said selector stage, said converter stage, and said at least one intermediate stage is an asymmetric pyramid formation.
US16/864,604 2019-05-03 2020-05-01 Pyramid-type multilevel converter topology Abandoned US20200350833A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US16/864,604 US20200350833A1 (en) 2019-05-03 2020-05-01 Pyramid-type multilevel converter topology
US17/585,142 US11923784B2 (en) 2019-05-03 2022-01-26 Pyramid-type multilevel converter topology

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201962842623P 2019-05-03 2019-05-03
US16/864,604 US20200350833A1 (en) 2019-05-03 2020-05-01 Pyramid-type multilevel converter topology

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/585,142 Continuation US11923784B2 (en) 2019-05-03 2022-01-26 Pyramid-type multilevel converter topology

Publications (1)

Publication Number Publication Date
US20200350833A1 true US20200350833A1 (en) 2020-11-05

Family

ID=73016756

Family Applications (2)

Application Number Title Priority Date Filing Date
US16/864,604 Abandoned US20200350833A1 (en) 2019-05-03 2020-05-01 Pyramid-type multilevel converter topology
US17/585,142 Active US11923784B2 (en) 2019-05-03 2022-01-26 Pyramid-type multilevel converter topology

Family Applications After (1)

Application Number Title Priority Date Filing Date
US17/585,142 Active US11923784B2 (en) 2019-05-03 2022-01-26 Pyramid-type multilevel converter topology

Country Status (1)

Country Link
US (2) US20200350833A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20210281191A1 (en) * 2018-10-24 2021-09-09 Solaredge Technologies Ltd. Multilevel Converter Circuit and Method
US11356034B2 (en) * 2018-07-05 2022-06-07 Huawei Digital Power Technologies Co., Ltd. Multi-level inverter clamping modulation method and apparatus, and inverter

Family Cites Families (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2664275B2 (en) * 1990-09-14 1997-10-15 株式会社日立製作所 Power converter
JP2765315B2 (en) * 1991-11-18 1998-06-11 株式会社日立製作所 Power conversion device and control device for electric vehicle using the same
SE511219C2 (en) * 1998-01-27 1999-08-23 Asea Brown Boveri Inverter where the clamping diodes are replaced by an active clamping circuit
EP1221761B1 (en) * 1999-08-12 2009-07-22 Kabushiki Kaisha Yaskawa Denki Method for controlling neutral point potential of inverter of neutral point clamping type
DE10027575A1 (en) * 1999-09-02 2001-04-05 Abb Patent Gmbh ARCP multi-point converter with potential-variable intermediate capacities
JP3844060B2 (en) * 2000-02-28 2006-11-08 株式会社安川電機 PWM pulse control method
EP1253706B1 (en) * 2001-04-25 2013-08-07 ABB Schweiz AG Power electronic circuit and process to transfer active power
KR101392117B1 (en) * 2008-01-08 2014-05-07 에이비비 테크놀로지 아게 A method for controlling a voltage source converter and a voltage converting apparatus
EP2577858B1 (en) * 2010-06-01 2017-08-09 ABB Schweiz AG Precision switching for carrier based pwm
CN102934310B (en) * 2010-06-01 2016-05-11 Abb技术有限公司 Interface arrangement between AC and the DC system of use earthed switch
JP5598513B2 (en) * 2012-08-29 2014-10-01 株式会社村田製作所 Power system interconnection inverter device
JP5949932B2 (en) * 2012-10-17 2016-07-13 株式会社村田製作所 Inverter device
US10027114B2 (en) * 2012-10-25 2018-07-17 Mpowersolar Inc. Master slave architecture for distributed DC to AC power conversion
US9252670B2 (en) * 2012-12-19 2016-02-02 General Electric Company Multilevel converter
TWI524648B (en) * 2013-04-03 2016-03-01 盈正豫順電子股份有限公司 Cascade bridge-type dc/ac power converting method and converter device thereof
TWI524647B (en) * 2013-04-03 2016-03-01 盈正豫順電子股份有限公司 Multilevel ac/dc power converting method and converter device thereof
US9537425B2 (en) * 2013-07-09 2017-01-03 Transphorm Inc. Multilevel inverters and their components
WO2015108614A1 (en) * 2014-01-15 2015-07-23 Abb Technology Ag Modular, multi-channel, interleaved power converters
CN103762596B (en) * 2014-02-12 2016-03-09 陈峻岭 A kind of differentiation control method of chain type Active Power Filter-APF
FR3019699B1 (en) * 2014-04-03 2016-05-13 Schneider Toshiba Inverter Europe Sas MULTI-LEVEL POWER CONVERTER
FR3021173B1 (en) * 2014-05-13 2016-06-24 Schneider Toshiba Inverter Europe Sas MULTI-LEVEL POWER CONVERTER
EP3143687A1 (en) * 2014-05-16 2017-03-22 ABB Schweiz AG Multi level inverter
US9917515B2 (en) * 2014-06-24 2018-03-13 Technische Universiteit Eindhoven Cascadable modular 4-switch extended commutation cell
US20170250533A1 (en) * 2014-09-17 2017-08-31 Universidade Federal De Minas Gerais - Ufmg Method and Apparatus for Eliminating Harmonic Components and Obtaining a Uniform Power Factor in Alternating Current-Direct Current and Direct Current-Alternating Current Converters
EP3278434A1 (en) * 2015-04-01 2018-02-07 ABB Schweiz AG Method and device for damping voltage harmonics in a multilevel power converter
US9748862B2 (en) * 2015-05-13 2017-08-29 Rockwell Automation Technologies, Inc. Sparse matrix multilevel actively clamped power converter
CN107667460B (en) * 2015-05-18 2020-01-10 Abb瑞士股份有限公司 Method, apparatus, control unit and medium for a multilevel power converter
DE102015112513A1 (en) * 2015-07-30 2017-02-02 Dr. Ing. H.C. F. Porsche Aktiengesellschaft Matryoshka inverter
WO2017082922A1 (en) * 2015-11-13 2017-05-18 Siemens Aktiengesellschaft Medium voltage transformerless multilevel converter and method for controlling a medium voltage transformerless multilevel converter
US10191531B2 (en) * 2015-12-29 2019-01-29 General Electric Company Hybrid converter system
US10193440B1 (en) * 2017-07-26 2019-01-29 Wisconsin Alumni Research Foundation Switch network of a multilevel power converter architecture
CN109391161A (en) * 2017-08-10 2019-02-26 台达电子企业管理(上海)有限公司 Technics of Power Electronic Conversion unit and system
US10116229B1 (en) * 2017-09-19 2018-10-30 King Saud University Multilevel cascade hexagonal voltage source converter with isolated DC sources
US10778114B2 (en) * 2018-01-31 2020-09-15 Gan Systems Inc. Enhanced performance hybrid three-level inverter/rectifier
US10581313B2 (en) * 2018-02-28 2020-03-03 Eaton Intelligent Power Limited Hybrid I-T type multi-level converters
WO2019204935A1 (en) * 2018-04-25 2019-10-31 Ecole De Technologie Superieure Voltage level multiplier module for multilevel power converters
US10924031B2 (en) * 2018-05-22 2021-02-16 The Governors Of The University Of Alberta Internal paralleled active neutral point clamped converter with logic-based flying capacitor voltage balancing
CA3056408A1 (en) * 2018-09-20 2020-03-20 Samuel Dylan Webb Zero inductor voltage converter topology with improved switch utilization
US10972016B2 (en) * 2018-10-24 2021-04-06 Solaredge Technologies Ltd. Multilevel converter circuit and method
US11258370B2 (en) * 2018-11-30 2022-02-22 Teco-Westinghouse Motor Company High frequency medium voltage drive system for high speed machine applications
US10541623B1 (en) * 2019-01-14 2020-01-21 Infineon Technologies Ag Circuit with an input voltage divider and two half-bridges
CN110311581B (en) * 2019-08-06 2021-01-08 阳光电源股份有限公司 Inverter circuit control method and device and inverter
US11689115B2 (en) * 2020-10-02 2023-06-27 The Research Foundation for the State University o Bidirectional AC-DC converter with multilevel power factor correction
US11909302B2 (en) * 2021-03-12 2024-02-20 Ge Infrastructure Technology Llc Active neutral point clamped switch sequence for parasitic inductance control of a power conversion assembly

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11356034B2 (en) * 2018-07-05 2022-06-07 Huawei Digital Power Technologies Co., Ltd. Multi-level inverter clamping modulation method and apparatus, and inverter
US11716032B2 (en) 2018-07-05 2023-08-01 Huawei Digital Power Technologies Co., Ltd. Multi-level inverter clamping modulation method and apparatus, and inverter
US20210281191A1 (en) * 2018-10-24 2021-09-09 Solaredge Technologies Ltd. Multilevel Converter Circuit and Method
US11831233B2 (en) * 2018-10-24 2023-11-28 Solaredge Technologies Ltd. Multilevel converter circuit and method with discrete voltage levels
US20240048043A1 (en) * 2018-10-24 2024-02-08 Solaredge Technologies Ltd. Multilevel Converter Circuit and Method

Also Published As

Publication number Publication date
US11923784B2 (en) 2024-03-05
US20220149746A1 (en) 2022-05-12

Similar Documents

Publication Publication Date Title
US9009956B2 (en) Single phase inverter topology method
Babaei Optimal topologies for cascaded sub-multilevel converters
US10063162B2 (en) Multi level inverter
US9331595B2 (en) Multi-level inverter
EP2568591A1 (en) Multilevel-clamped multilevel converters (MLC2)
Jin et al. Topology, Efficiency Analysis, and Control of a Four-Level $\pi $-Type Converter
Aghdam et al. Analysis of multi-carrier PWM methods for asymmetric multi-level inverter
US9559523B2 (en) Multilevel electronic power converter
US11923784B2 (en) Pyramid-type multilevel converter topology
WO2004034559A1 (en) A converter and a method for controlling a converter
EP3759808A1 (en) Hybrid i-t type multi-level converters
Mersche et al. Quasi-two-level flying-capacitor-converter for medium voltage grid applications
Busquets Monge Neutral-point-clamped dc-ac power converters
Floricau et al. New multilevel converters based on stacked commutation cells with shared power devices
US11171575B2 (en) Modular multilevel converter topologies
US20090080225A1 (en) Voltage source converter and method of controlling a voltage source converter
US11601046B2 (en) Three-phase double t-type four-level rectifier
WO2013135300A1 (en) Arrangement for conversion between ac and dc
US12176823B2 (en) Four-level power converter
Woldegiorgis et al. The Star-Switched MMC (SSMMC)-a hybrid VSC for HVDC applications
Woldegiorgis et al. A new hybrid voltage source converter with reduced device count for HVDC applications
Dargahi et al. Duo-active-neutral-point-clamped multilevel converter: An exploration of the fundamental topology and experimental verification
CN215871225U (en) Five-level voltage source type conversion device
Foti et al. Reduced switch count asymmetric 13-Level voltage source inverter
Hosseinzadeh et al. New cascaded multilevel inverter configuration with reduced number of components

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

AS Assignment

Owner name: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CORZINE, KEITH A.;DARGAHI, VAHID;SIGNING DATES FROM 20190520 TO 20200430;REEL/FRAME:055999/0389

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION