US6903965B2 - Thin film magnetic memory device permitting high precision data read - Google Patents
Thin film magnetic memory device permitting high precision data read Download PDFInfo
- Publication number
- US6903965B2 US6903965B2 US10/334,009 US33400902A US6903965B2 US 6903965 B2 US6903965 B2 US 6903965B2 US 33400902 A US33400902 A US 33400902A US 6903965 B2 US6903965 B2 US 6903965B2
- Authority
- US
- United States
- Prior art keywords
- voltage
- data
- field effect
- effect transistor
- lines
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
Definitions
- the present invention relates to thin film magnetic memory devices, and more particularly to a thin film magnetic memory device provided with memory cells having magnetic tunnel junctions (MTJ).
- MTJ magnetic tunnel junctions
- a magnetic random access memory (MRAM) device has attracted attention as a memory device capable of non-volatile data storage with low power consumption.
- the MRAM device stores data in a non-volatile manner using a plurality of thin film magnetic elements formed in a semiconductor integrated circuit, and permits random access to the respective thin film magnetic element.
- FIG. 12 is a conceptual diagram illustrating a principle of storing data in a memory cell having a magnetic tunnel junction (hereinafter, also simply referred to as the “MTJ memory cell”).
- MTJ memory cell a magnetic tunnel junction
- the MTJ memory cell includes a tunneling magneto-resistance element TMR having a magneto-resistive (MR) effect with which electric resistance of a material changes according to a magnetization direction of a magnetic element.
- Tunneling magneto-resistance element TMR is known to exhibit a remarkable MR effect even at room temperature and have a high MR ratio (electric resistance ratio corresponding to the magnetization direction).
- Tunneling magneto-resistance element TMR includes ferromagnetic films 201 , 202 and an insulating film (tunneling film) 203 .
- an amount of tunneling current flowing through insulating film 203 sandwiched between ferromagnetic films 201 and 202 changes according to the direction of electron spins which is determined by the magnetization directions of ferromagnetic films 201 and 202 .
- the number of states that the spinning electrons within ferromagnetic films 201 , 202 can take differs depending on the magnetization directions.
- the tunneling current increases when ferromagnetic films 201 and 202 have the same magnetization directions, while it decreases when the two films have opposite magnetization directions from each other.
- tunneling magneto-resistance element TMR can be used as a memory cell storing data of one bit, when the magnetization direction of ferromagnetic film 202 is changed in accordance with stored data while the magnetization direction of ferromagnetic film 201 is fixed, e.g., by an antiferromagnetic material, and the amount of tunneling current flowing through tunneling film 203 , i.e., the electric resistance of tunneling magneto-resistance element TMR, is detected.
- such a tunneling magneto-resistance element is also called a “spin valve”.
- ferromagnetic film 201 having a fixed magnetization direction is also referred to as the “fixed magnetic layer”
- ferromagnetic film 202 having a magnetization direction corresponding to stored data is also referred to as the “free magnetic layer”.
- MTJ memory cells formed of tunneling magneto-resistance elements TMR as described above in a two dimensional array.
- a ferromagnetic material has a direction in which it is easier to magnetize (requiring smaller energy for magnetization) according to its crystal structure, shape and others. This direction is commonly called an “easy axis (EA)” direction, and the magnetization direction of free magnetic layer 202 corresponding to stored data is set to the direction along the easy axis.
- EA easy axis
- a direction in which the ferromagnetic material is harder to magnetize (requiring greater energy for magnetization) is called a “hard axis (HA)” direction.
- FIG. 13 is a conceptual diagram illustrating a data write magnetic field which is applied to an MTJ memory cell in a data write operation.
- the horizontal axis represents a data write magnetic field H (EA) along the easy axis direction.
- the vertical axis represents a data write magnetic field H (HA) along the hard axis direction.
- data write magnetic field H (EA) required for data rewriting is reduced when data write magnetic field H (HA) is applied at the same time.
- the operating points 206 and 207 at the data writing are represented by vector sums of data write magnetic field H (HA) of a fixed direction irrelevant to a level of write data and data write magnetic field H (EA) of a variable direction corresponding to the write data.
- data write magnetic fields H (HA) and H (EA) at the operating points 206 , 207 are designed such that they do not reach the area outside asteroid curve 205 alone.
- FIG. 14 is a conceptual diagram illustrating arrangement of data write interconnections in a memory cell array formed of MTJ memory cells.
- data write interconnections 210 and 215 are arranged in a matrix.
- Data write interconnections 210 and 215 are provided with data write currents for generation of one and the other of data write magnetic fields H (EA) and H (HA), respectively.
- data write magnetic field H (HA) is generated by data write interconnections 210 and data write magnetic field H (EA) is generated by data write interconnections 215 .
- a data write current having a fixed direction is selectively passed through data write interconnections 210
- a data write current having a direction corresponding to write data is selectively passed through data write interconnections 215 .
- An MTJ memory cell designated as a data write target receives the data write currents from both data write interconnections 210 and 215 corresponding thereto.
- FIG. 15 is a conceptual diagram illustrating a configuration for reading data from an MTJ memory cell.
- Such a configuration is disclosed in technical documents including “A 10ns Read and Write Non-Volatile Memory Array Using a Magnetic Tunnel Junction and FET Switch in each Cell”, ISSCC Digest of Technical Papers, TA7.2, February 2000, “Nonvolatile RAM based on Magnetic Tunnel Junction Elements”, ISSCC Digest of Technical Papers, TA7.3, February 2000, and “A 256 kb 3.0V 1T1MTJ Nonvolatile Magnetoresistive RAM”, ISSCC Digest of Technical Papers, TA7.6, February 2001.
- data write to an MTJ memory cell, or tunneling magneto-resistance element TMR is carried out utilizing a magnetic field generated by data write currents flowing through a digit line DL and a bit line BL.
- digit line DL corresponds to data write interconnection 210 shown in FIG. 14
- bit line BL corresponds to data write interconnection 215 .
- An access transistor ATR is provided as an access element for carrying out the data read from tunneling magneto-resistance element TMR, which turns on or off in accordance with a voltage on a word line WL.
- a metal oxide semiconductor (MOS) transistor is typically employed as access transistor ATR.
- MOS metal oxide semiconductor
- One of source/drain regions of access transistor ATR is electrically coupled to tunneling magneto-resistance element TMR, and the other of source/drain regions is coupled to a fixed voltage such as a ground voltage.
- word line WL is activated to turn on access transistor ATR, while bit line BL is set to a voltage different from the relevant fixed voltage. Accordingly, a current corresponding to the magnetization direction of tunneling magneto-resistance element TMR, or the stored data, passes via access transistor ATR through a current path including bit line BL and tunneling magneto-resistance element TMR.
- the magnetization direction of tunneling magneto-resistance element TMR can be determined. Since the bit line current at the time of data read is considerably small compared to the data write current, the magnetization direction of tunneling magneto-resistance element TMR would not vary due to the current flowing during the data read. This permits non-destructive data read.
- An MRAM device is provided with a memory array having such MTJ memory cells collectively arranged in rows and columns.
- the data read operation is performed on a “selected memory cell” designated as a data read target from within the memory array.
- FIG. 16 is a circuit diagram showing a configuration for reading data from a memory array formed of MTJ memory cells.
- the memory array includes a plurality of MTJ memory cells MC arranged in n rows and m columns (n and m are natural numbers) and a plurality of reference cells RMC.
- the plurality of reference cells RMC are arranged in a column direction to form a reference cell column 11 .
- each MTJ memory cell MC has two types of electric resistances in accordance with stored data.
- the two types of electric resistances are expressed as Rmax and Rmin (Rmax>Rmin).
- Each reference cell RMC is designed to have an electric resistance of an intermediate level between Rmax and Rmin.
- Word lines WL 1 -WLn are provided for selecting rows of MTJ memory cells (hereinafter, also simply referred to as “memory cell rows”) in a data read operation.
- Digit lines DL 1 -DLn are provided for selecting the memory cell rows in a data write operation.
- Each word line and each digit line are shared by MTJ memory cells MC and reference cell RMC belonging to the same memory cell row.
- Bit lines BL 1 -BLm are provided corresponding to respective columns of MTJ memory cells Hereinafter, also simply referred to as “memory cell columns”).
- a reference bit line BLr is provided corresponding to reference cell column 11 . Selection of the memory cell columns and reference cell column is carried out using column select signals CS 1 -CSm, CSr.
- MTJ memory cells MC each have a tunneling magneto-resistance element TMR and an access transistor ATR that are connected in series between corresponding one of bit lines BL 1 -BLm and a ground voltage GND.
- Access transistor ATR has a gate connected to corresponding one of word lines WL 1 -WLn.
- Each reference cell RMC has a reference resistance element TMRr and an access transistor ATRr that are connected in series between reference bit line BLr and ground voltage GND.
- a metal oxide semiconductor (MOS) transistor being a field effect transistor formed on a semiconductor substrate, in particular an N channel MOS transistor, is typically employed.
- Column select gates CSG 1 -CSGm are provided between bit lines BL 1 -BLm and a data line DSL.
- a column select gate CSGr is connected between reference data line DSLr and reference bit line BLr.
- Column select gates CSG 1 -CSGm turn on/off in response to column select signals CS 1 -CSm, and column select gate CSGr turns on/off in response to column select signal CSr.
- the word line of a selected row is activated to a high level (hereinafter, “H level”), and the word lines of the remaining, non-selected rows are inactivated to a low level (hereinafter, “L level”).
- the column select signal of a selected column is activated to an H level, and column select signal CSr is activated to an H level regardless of a result of address selection.
- access transistors ATR and ATRr belonging to the selected row turn on, and the bit line of the selected column (hereinafter, “selected bit line”) having been pulled down to ground voltage GND via a selected memory cell is connected to a data reading sense amplifier 50 via data line DSL.
- selected bit line bit line of the selected column
- reference bit line BLr pulled down to ground voltage GND via a reference cell belonging to the memory cell row including the selected memory cell is connected via reference data line DSLr to data reading sense amplifier 50 .
- a memory cell current Icell in accordance with the electric resistance (or, the stored data) of the selected memory cell occurs on a current path including the selected memory cell, selected bit line and data line DSL.
- Memory cell current Icell has one of two types of levels in response to the stored data in the selected memory cell.
- a reference current Iref of a level corresponding to the middle of the two types of levels of the memory cell current occurs on a current path including the reference cell, reference data line DSLr and reference bit line BLr.
- read data RDT reflecting the stored data of the selected memory by detecting and amplifying a current difference between memory cell current Icell and reference current Iref by sense amplifier 50 .
- a bit line of a selected column through which the memory cell current Icell flows is connected not only with the selected memory cell but also with a plurality of non-selected memory cells belonging to the same memory cell row. In the non-selected memory cells, access transistors ATR are turned off in response to inactivation of the corresponding word lines.
- an off leakage current occurs even in the access transistors that should be turned off, due to a sub-threshold current and a diffused leakage current from a diffusion region. Since the off leakage current also constitutes the current passing through the selected bit line, an increase of the off leakage current would cause a problem that memory cell current Icell does not necessarily represent the accurate electric resistance of the selected memory cell, leading to degradation of data read margin. The same applies to the access transistor ATRr of the reference cell.
- a MOS transistor having a relatively small threshold voltage is employed in the logic unit for a high speed operation.
- a MOS transistor although such a high speed operation may be expected as the operating current upon turning on is large, the off leakage current would also become when turning on.
- the MOS transistor used in the logic unit is also employed as the access transistor of the MTJ memory cell, the data read margin will decrease in the MRAM device due to an influence of the off leakage current, thereby hindering stabilization of the circuit operation.
- An object of the present invention is to provide a thin film magnetic memory device having high data read margin, with a leakage current generated in a non-selected MTJ memory cell being restricted.
- a thin film magnetic memory device includes a plurality of memory cells arranged in rows and columns, a plurality of word lines provided corresponding to the rows and selectively activated in a row including a selected memory cell that is selected from among the plurality of memory cells as a data read target, a plurality of bit lines arranged corresponding to the columns, and a data read circuit generating read data based on a current passing through that one of the plurality of bit lines which corresponds to the selected memory cell.
- the plurality of memory cells each include a magnetic storage element having an electric resistance changing in accordance with stored data and an access element turning on in response to activation of the corresponding one of the word lines which are connected in series between the corresponding bit line and a fixed voltage.
- the access element has a first field effect transistor having a gate coupled to the corresponding word line, and the first field effect transistor has a threshold voltage that is greater than a threshold voltage of another field effect transistor arranged on the same chip.
- a major advantage of the present invention is that an off leakage current produced in the access element (access transistor) in a non-selected row can be restricted, because the field effect transistor used as the access transistor has a large threshold voltage in the thin film magnetic memory device.
- the selected bit line precisely reflects the electric resistance of the memory cell selected as the data read target, so that data read margin improves.
- a thin film magnetic memory device of another configuration includes a plurality of memory cells arranged in rows and columns, a plurality of word lines provided corresponding to the rows and selectively activated in a row including a selected memory cell that is selected from among the plurality of memory cells as a data read target, a plurality of word line voltage control circuits provided corresponding to the plurality of word lines for setting the word line of a selected row and the word line of a non-selected row to a first voltage and a second voltage, respectively, in a data read period, a plurality of bit lines arranged corresponding to the columns, and a data read circuit generating read data based on a current passing through that one of the bit lines which corresponds to the selected memory cell.
- the plurality of memory cells each include a magnetic storage element having an electric resistance changing in accordance with stored data and an access element turning on in response to activation of corresponding one of the word line which are connected in series between corresponding one of the plurality of bit lines and a fixed voltage.
- the access element has a field effect transistor having a gate coupled to the corresponding word line.
- the first and second voltages have different polarities from each other with respect to the fixed voltage.
- the off leakage current of the access element (access transistor) in a non-selected row can be restricted by controlling the voltage of the word line, i.e., by controlling the gate voltage of the access transistor.
- the selected bit line precisely reflects the electric resistance of the memory cell selected as the data read target, and thus, the data read margin improves.
- a thin film magnetic memory device of yet another configuration includes a plurality of memory cells arranged in rows and columns, a plurality of word lines provided corresponding to the rows and selectively activated in the row including a selected memory cell that is selected from among the plurality of memory cells as a data read target, a plurality of source lines provided corresponding to the rows, a plurality of bit lines arranged corresponding to the columns, and a data read circuit generating read data based on a current passing through that one of the plurality of bit lines which corresponds to the selected memory cell.
- the plurality of memory cells each include a magnetic storage element having an electric resistance changing in accordance with stored data and an access element turning on in response to activation of corresponding one of the word lines which are connected in series between corresponding one of the plurality of bit lines and corresponding one of the plurality of source lines, and the access element has a field effect transistor having a gate coupled to the corresponding one of the word lines.
- the thin film magnetic memory device further includes a plurality of source line voltage control circuits provided corresponding to the plurality of source lines, and the plurality of source line voltage control circuits, in a data read period, switch a voltage of the source line having the corresponding word line inactivated, to a level enabling reverse-bias of the field effect transistor.
- the off leakage current of the access element (access transistor) of a non-selected row can be restricted, as the relevant access transistor is reverse-biased by controlling the voltage of the source line, i.e., the source voltage of the access transistor.
- the selected bit line comes to precisely reflect the electric resistance of the memory cell selected as a data read target, and thus, the data read margin improves.
- FIG. 1 is a block diagram showing an MRAM device according to a first embodiment of the present invention.
- FIG. 2 is a circuit diagram showing a configuration of a portion of the row select circuit of the first embodiment corresponding to word line control.
- FIG. 3 is a circuit diagram showing a configuration of a portion of the row select circuit corresponding to digit line control.
- FIG. 4 is a circuit diagram showing a configuration of a bit line driver.
- FIG. 5 is a circuit diagram showing a configuration of the sense amplifier shown in FIG. 1 .
- FIG. 6 shows operational waveforms illustrating gate voltages and through currents of access transistors in a data read operation according to the first embodiment.
- FIG. 7 is a circuit diagram showing a configuration of a portion for word line control in a row select circuit according to a second embodiment of the present invention.
- FIG. 8 shows operational waveforms illustrating gate voltages and through currents of access transistors in a data read operation according to the second embodiment.
- FIG. 9 is a circuit diagram showing a configuration of a source line voltage control circuit according to a third embodiment of the present invention.
- FIG. 10 shows operational waveforms illustrating gate voltages and through currents of access transistors in a data read operation according to the third embodiment.
- FIG. 11 is a circuit diagram showing another configuration of the memory array to which the present invention is applicable.
- FIG. 12 is a conceptual diagram illustrating a principle for storing data in an MTJ memory cell.
- FIG. 13 is a conceptual diagram illustrating a data write magnetic field being applied to an MTJ memory cell in a data write operation.
- FIG. 14 is a conceptual diagram showing arrangement of data write interconnections in a memory cell array formed of MTJ memory cells.
- FIG. 15 is a conceptual diagram illustrating a configuration for reading data from an MTJ memory cell.
- FIG. 16 is a circuit diagram showing a configuration for reading data from a memory array formed of the MTJ memory cells.
- the MRAM device 1 includes a memory array 10 , a row select circuit 20 , a column select circuit 30 , a peripheral circuit 40 , and a control circuit 60 .
- Memory array 10 has the same configuration as shown in FIG. 16 , and includes MTJ memory cells (hereinafter, also simply referred to as the (“memory cells”) arranged in n rows and m columns, and a plurality of reference cells RMC arranged to form a reference cell column 11 .
- MTJ memory cells hereinafter, also simply referred to as the (“memory cells”) arranged in n rows and m columns, and a plurality of reference cells RMC arranged to form a reference cell column 11 .
- word lines WL 1 -WLn and digit lines DL 1 -DLn are arranged corresponding to the rows of MTJ memory cells (hereinafter, also simply referred to as the “memory cell rows”).
- Bit lines BL 1 -BLm are provided corresponding to the memory cell columns, and reference bit line BLr is arranged corresponding to the reference cell column.
- a plurality of reference cells RMC share memory cell rows with a plurality of MTJ memory cells MC.
- Column select gates CSG 1 -CSGm, CSGr, column select signals CS 1 -CSm, CSr, data line DSL and reference data line DSLr are also arranged in the same manner as in FIG. 16 , and thus, detailed description thereof is not repeated here.
- source lines SL 1 -SLn are arranged corresponding to the respective memory cell rows, to supply ground voltage GND.
- Each of MTJ memory cells MC includes a tunneling magneto-resistance element TMR and an access transistor ATR connected in series between corresponding one of bit lines BL 1 -BLm and corresponding one of source lines SL 1 -SLn.
- Access transistor ATR has its gate connected to corresponding one of word lines WL 1 -WLn.
- Each reference cell RMC includes a reference resistance element TMRr and an access transistor ATRr connected in series between reference bit line BLr and corresponding one of source lines SL 1 -SLn.
- N channel MOS transistors are typically employed as access transistors ATR, ATRr, and thus, the case where N channel MOS transistors are adapted to the access transistors is described in the following.
- the present invention is also applicable to the case where P channel MOS transistors are adapted to the access transistors by reversing the polarities of source voltage and gate voltage appropriately, as will be described later.
- Reference cell RMC is designed to have an electric resistance of an intermediate level, preferably (Rmax+Rmin)/2, of two types of electric resistances Rmax, Rmin of each memory cell MC.
- a reference cell having such a characteristic can be implemented, e.g., as follows.
- Reference resistance element TMRr is designed to have the same configuration as tunneling magneto-resistance element TMR in memory cell MC, and stored data corresponding to electric resistance Rmin is written therein in advance.
- Access transistor ATRr is then designed to have a different size from access transistor ATR.
- access transistor ATRr is designed to have the same configuration as access transistor ATR, and then electric resistance of reference resistance element TMRr is set to (Rmax+Rmin)/2.
- row select circuit 20 activates a word line of a selected row and inactivates a word line of a non-selected row in accordance with a row address RA. Digit lines DL 1 -DLn are inactivated in the data read operation. In a data write operation, row select circuit 20 activates a digit line of a selected row and inactivates a digit line of a nonselected row in accordance with row address RA. Word lines WL 1 -WLn are inactivated in the data write operation.
- FIG. 2 The configuration of a portion of row select circuit 20 associated with word line control is shown in FIG. 2 .
- row select circuit 20 includes a row decoder 21 , and word line voltage control circuits 25 R arranged for respective word lines WL.
- the circuit configuration corresponding to the i-th word line WLi (i is a natural number from 1 to n) is mainly shown.
- Row decoder 21 selectively activates a row select signal RSL in response to row address RA. For example, when the i-th row is selected, row select signal RSL(i) is set to an H level, and the other row select signals are set to an L level.
- Word line voltage control circuit 25 R includes a transistor switch 26 connected between a positive voltage V 1 and word line WLi, a transistor switch 27 connected between ground voltage GND and word line WLi, and a logic gate 28 for controlling gate voltages of transistor switches 26 and 27 .
- Transistor switch 26 is formed of a P channel MOS transistor
- transistor switch 27 is formed of an N channel MOS transistor.
- Logic gate 28 outputs a NAND operation result of a control signal RD and corresponding row select signal RSL(i) to the gates of transistor switches 26 and 27 .
- Control signal RD in a data read operation, is set to an H level corresponding to a data read period (hereinafter, also referred to as the “read sense operation period”) where a current is passed through a selected memory cell.
- Transistor switches 26 and 27 complementarily turn on/off in response to an output of logic gate 28 .
- word line WLi is coupled to positive voltage V 1 in the data read operation where the i-th row is selected, and otherwise coupled to ground voltage GND. That is, positive voltage V 1 corresponds to a word line voltage in the activated state, and ground voltage GND corresponds to a word line voltage in the inactivated state.
- positive voltage V 1 corresponds to a word line voltage in the activated state
- ground voltage GND corresponds to a word line voltage in the inactivated state.
- FIG. 3 The configuration of a portion of row select circuit 20 associated with digit line control is shown in FIG. 3 .
- row select circuit 20 has a row decoder 21 , and digit line drive circuits 25 W arranged for respective digit lines DL.
- row decoder 21 can be shared by word line voltage control circuits 25 R and digit line drive circuits 25 W.
- Digit line drive circuit 25 W includes a transistor switch 26 # connected between positive voltage V 1 and one end of digit line DLi, a transistor switch 27 # connected between ground voltage GND and digit line DLi, and a logic gate 28 # for controlling the gate voltages of transistor switches 26 # and 27 #.
- Transistor switch 26 # is formed of a P channel MOS transistor
- transistor switch 27 # is formed of an N channel MOS transistor.
- Logic gate 28 # outputs a NAND operation result of a control signal WT and corresponding row select signal RSL(i) to the gates of transistor switches 26 # and 27 #.
- Control signal WT in a data write operation, is set to an H level corresponding to a data write current supplying period.
- Transistor switches 26 # and 27 # complementarily turn on/off in response to an output of logic gate 28 #.
- each digit line DL With the other end of each digit line DL being connected to ground voltage GND, digit line DLi is coupled to positive voltage V 1 in the data write operation where the i-th row is selected, and is otherwise coupled to ground voltage GND.
- a data write current corresponding to the current driving capability of transistor switch 26 # is supplied to digit line DL of the selected row.
- the direction of the data write current passed through digit line DL is constant irrelevant to the level of the write data. That is, the magnetic field produced by the data write current acts on the hard axis direction in a selected memory cell.
- the identical configuration is arranged for each digit line.
- column select circuit 30 activates one of column select signals CS 1 -CSm corresponding to a selected column to an H level, and inactivates the column select signals of non-selected columns to an L level.
- the column select gate of the selected column turns on, and the selected bit line is connected to data line DSL.
- Column select circuit 30 in the data read operation, activates column select signal CSr to an H level irrelevant to column address CA. In the data write operation, column select signal CSr is inactivated (to an L level) regardless of column address CA.
- Bit line drivers are provided at both ends of respective bit lines BL 1 -BLm to cause a data write current to flow through a bit line of a selected column.
- FIG. 4 is a circuit diagram showing configurations of the bit line drivers.
- bit line drivers 31 a and 31 b are arranged corresponding to one end and the other end of each bit line.
- the configurations of the bit line drivers corresponding to the j-th bit line BLj (j is a natural number from 1 to m) are shown.
- Bit line driver 31 a has a logic gate 32 , and transistors 33 and 34 constituting a CMOS inverter.
- Logic gate 32 outputs a NAND operation result of column select signal CSj corresponding to bit line BLj and write data DIN.
- Transistor 33 formed of a P channel MOS transistor, is provided between one end of bit line BLj and positive voltage V 1 .
- Transistor 34 formed of an N channel MOS transistor, is provided between the same end of bit line BLj and ground voltage GND.
- Transistors 33 and 34 have their gate voltages controlled by an output of logic gate 32 .
- Bit line driver 31 b has a logic gate 35 , and transistors 36 and 37 constituting a CMOS inverter.
- Logic gate 35 outputs a NAND operation result of column select signal CSj and inverted write data /DIN.
- Transistor 36 formed of a P channel MOS transistor, is provided between the other end of bit line BLj and positive voltage V 1 .
- Transistor 37 formed of an N channel MOS transistor, is provided between the other end of bit line BLj and ground voltage GND. Gate voltages of transistors 36 and 37 are controlled by an output of logic gate 35 .
- bit line BLj When bit line BLj is not selected, the outputs of logic gates 32 and 35 are set to an H level. Thus, the both ends of bit line BLj are connected to ground voltage GND.
- bit line driver 31 a connects one end of bit line BLj to one of positive voltage V 1 and ground voltage GND in response to a data level of write data DIN, and bit line driver 31 b connects the other end of bit line BLj to the other of positive voltage V 1 and ground voltage GND complementarily to bit line driver 31 a.
- bit line BL of the selected column is provided with a data write current corresponding to the current driving capabilities of transistors 33 , 34 , 36 and 37 .
- the direction of the data write current passed through bit line BL is set in accordance with the level of write data.
- the magnetic field produced by the data write current acts on the easy axis direction in the selected memory cell.
- each bit line driver 31 a , 31 b is separated from corresponding bit line BL at least in the data read operation.
- Peripheral circuit 40 includes a sense amplifier 50 which amplifies and senses a current difference between memory cell current Icell and reference current Iref passing thorough data line DSL and reference data line DSLr, respectively, to generate read data RDT, and an interface circuit 55 which sends/receives data and signals to/from the outside of MRAM device 1 .
- read data RDT generated by sense amplifier 50 is output to the outside of MRAM device 1 as output data DOUT driven by interface circuit 55 .
- a command control signal CMD for providing an operation command to MRAM device 1 , an address signal ADD for indicating row address RA and column address CA, and input data DIN indicating write data to MRAM device 1 are transmitted to the inside of MRAM device 1 via interface circuit 55 .
- FIG. 5 is a circuit diagram showing a configuration of sense amplifier 50 .
- Sense amplifier 50 includes an N channel MOS transistor 51 connected between a node No and data line DSL, an N channel MOS transistor 51 r connected between a node /No and reference data line DSLr, a P channel MOS transistor 52 connected between a node Nsp and node No, a P channel MOS transistor 52 r connected between node Nsp and node /No, and a P channel MOS transistor 53 connected between positive voltage V 1 and node Nsp.
- the power supply voltage of sense amplifier 50 may be a separate voltage independent from positive voltage V 1 .
- Transistors 52 and 52 r have their gates connected to node No. Transistors 52 and 52 r constitute a current mirror, and attempt to supply the same current to nodes No and /No.
- Transistors 51 and 51 r have their gates receiving a prescribed reference voltage Vref.
- Reference voltage Vref is set to approximately 400 mV taking into account the reliability of tunneling film (insulating film) in the tunneling magneto-resistance element and others. As such, memory cell breakdown due to excess voltage application is avoided, and operational reliability improves.
- Transistors 51 and 51 r maintain data line DSL and reference data line DSLr to voltage levels not greater than reference voltage Vref, and also amplify and convert a difference between currents passing through data line DSL and reference data line DSLr to a voltage difference between nodes No and /No.
- the voltage difference ⁇ V between nodes No and /No has a polarity corresponding to the stored data in the selected memory cell.
- read data RDT can be generated based on the voltage of node No.
- Transistor 53 has its gate receiving a sense enable signal /SE that is activated to an L level during a read sense operation period. Transistor 53 supplies an operating current in response to activation (to an L level) of sense enable signal /SE to make sense amplifier 50 operate.
- Control circuit 60 generally represents a functional portion for controlling the internal operation of MRAM device 1 in response to command control signal CMD and others being input to interface circuit 55 .
- Peripheral circuit 40 and control circuit 60 include a logic circuit portion for controlling the overall operation of MRAM device 1 .
- the logic circuit portion is formed of a transistor TL having a small threshold voltage (or a low threshold voltage in the case of N channel type), since high-speed operation is required.
- the relevant transistor TL is placed in a logic circuit portion arranged on the same chip as MRAM device 1 .
- a transistor TH having a large threshold voltage or a high threshold voltage in the case of N channel type, to prevent a through current and a leakage current in the input buffer and output buffer portion.
- Transistors TL and TH are each formed of a MOS transistor (field effect transistor).
- the threshold voltage of the MOS transistor can be set to a different level by adjusting impurity concentration to be introduced into a substrate of the transistor, or by adjusting a film thickness of oxide film formed beneath the gate.
- access transistors ATR, ATRr of non-selected rows are each formed of a MOS transistors having a large threshold voltage.
- access transistors ATR, ATRr are designed the same as transistor TH of a large threshold voltage being used in interface circuit 55 , then a configuration for preventing an off leakage current is achieved without increasing the number of types of transistors in entire MRAM device 1 or the entire chip, i.e., without increasing the number of process steps.
- access transistors ATR, ATRr are configured with MOS transistors having large threshold voltages. As such, there exist on the same chip MOS transistors having such large threshold voltages and MOS transistors having smaller threshold voltages arranged in a circuit portion for which high speed operation is required.
- Transistor 26 # in digit line drive circuit 25 W and transistors 33 , 34 , 36 and 37 in bit line drivers 31 a , 31 b also need to be configured with transistors TL with small threshold voltages so as to supply sufficient data write currents. If these transistors are configured with transistors TH with large threshold voltages, it will be necessary to increase transistor size and/or power supply voltage (positive voltage V 1 ) to supply sufficient data write currents. In such a case, circuit area and/or power consumption will increase undesirably.
- transistors 51 , 51 r , 52 , 52 r and 53 in sense amplifier 50 need to be configured with transistors TL of small threshold voltages for speeding the data read operation. In other words, high speed data read would not be ensured if these transistors are formed with transistors TH of large threshold voltages.
- FIG. 6 shows operational waveforms illustrating gate voltages and through currents of access transistors in a data read operation according to the first embodiment.
- each word line WL is inactivated and set to ground voltage GND during a period other than a read sense operation period.
- the gate voltage Vg (ATR) of each access transistor ATR, ATRr is set to ground voltage GND. Since the source voltage of each access transistor ATR, ATRr is fixed to ground voltage GND by its corresponding source line, the gate voltage by itself corresponds to the gate-source voltage.
- each access transistor ATR, ATRr is turned off because the gate-source voltage is 0 [V], an off leakage current Ioff corresponding to the threshold voltage is generated inevitably.
- the off leakage currents of transistors TH and TL when the source voltage and the gate voltage are at the ground voltage GND level (0 [V]) are shown as Ioff (TH) and Ioff (TL), respectively.
- word line WL of a selected row is activated during a read sense operation period, and gate voltage Vg (ATR) rises from ground voltage GND to positive voltage V 1 .
- the gate-source voltage becomes V 1 exceeding the threshold voltage, and thus, the access transistors of the selected row are turned on, and the through current I (ATR) thereof changes to a current Ion corresponding to the memory cell current. That is, it is necessary to set positive voltage V 1 to a level sufficiently high to enable turn-on of N channel MOS transistor TH of a high threshold voltage.
- word line WL of a non-selected row maintains an inactive state, and gate voltage Vg (ATR) is maintained at ground voltage GND.
- gate voltage Vg (ATR) is maintained at ground voltage GND.
- the access transistors in the non-selected row maintain an off state, and the through current I (ATR) thereof is also maintained at off leakage current Ioff (TH).
- access transistors ATR, ATRr with N channel MOS transistors having high threshold voltages makes it possible to restrict the off leakage current that would be passed to a selected bit line together with the memory cell current in the read sense operation period. That is, by configuring access transistor ATR with a MOS transistor having a large threshold voltage, it is possible to make the off leakage current lower than off leakage current Ioff (TL) of the case where MOS transistors having small threshold voltages are adapted to access transistors ATR, ATRr.
- T off leakage current
- FIG. 7 is a circuit diagram showing a configuration of a portion associated with word line control in the row select circuit according to the second embodiment.
- the configuration of the second embodiment is basically identical to that of the first embodiment, except for the configuration of row select circuit 20 . Furthermore, it is unnecessary to take an off leakage current into particular consideration when designing threshold voltages of access transistors ATR, ATRr, as will be apparent from the explanation below.
- the row select circuit according to the second embodiment differs from that of the first embodiment shown in FIG. 2 in that word line voltage control circuits 70 , instead of word line voltage control circuit 25 R, are arranged for respective word lines WL.
- word line voltage control circuits 70 instead of word line voltage control circuit 25 R, are arranged for respective word lines WL.
- FIG. 7 again, the configuration of the word line voltage control circuit corresponding to the i-th word line WLi is shown.
- Word line voltage control circuit 70 has a transistor switch 71 connected between positive voltage V 1 and word line WLi, a transistor switch 72 connected between ground voltage GND and word line WLi, and a transistor switch 73 connected between a negative voltage V 2 and word line WLi. Negative voltage V 2 is generated by a negative voltage generating circuit 80 .
- Transistor switch 71 is formed of a P channel MOS transistor, and transistor switches 72 and 73 are formed of N channel MOS transistors.
- Word line voltage control circuit 70 further has a logic gate 74 for controlling the gate voltage of transistor switch 71 , an inverter 75 for controlling the gate voltage of transistor switch 72 , and a logic gate 76 , an inverter 77 and a level shifter 78 for controlling the gate voltage of transistor switch 73 .
- Logic gate 74 outputs a NAND operation result of control signal RD and row select signal RSL(i) to the gate of transistor switch 71 .
- Inverter 75 inverts control signal RD and applies the inverted signal to the gate of transistor switch 72 .
- Inverter 77 inverts row select signal RSL(i).
- Logic gate 76 outputs a NAND operation result of row select signal RSL(i) inverted by inverter 77 and control signal RD.
- Level Shifter 78 shifts a level of the output voltage of logic gate 76 . Specifically, level shifter 78 sets the gate voltage of switching transistor 73 at negative voltage V 2 , when the output of logic gate 76 is L level. In response to this, transistor switch 73 is surely turned off.
- level shifter 78 sets the gate voltage of switching transistor 73 at positive voltage V 1 when the output of logic gate 76 is H level. In this case, switching transistor 73 turns on.
- level shifter 78 may has a conventional circuit structure, the detailed description of level shifter 78 is omitted.
- transistor switch 72 turns on, and word line WLi is connected to ground voltage GND.
- transistor switch 71 turns on when the i-th row is selected, and transistor switch 73 turns on when the i-th row is not selected.
- each word line is set to ground voltage GND in a period other than the read sense operation period.
- the word line of the selected row is set to positive voltage V 1
- the non-selected word line is set to negative voltage V 2 .
- the word line of the selected row and the word line of the non-selected row are respectively set to positive voltage V 1 and negative voltage V 2 having different polarities from each other, with respect to the source voltages of access transistors ATR, ATRr, i.e., ground voltage GND (0 [V]).
- FIG. 8 shows operational waveforms illustrating gate voltages and through currents of access transistors in a data read operation according to the second embodiment.
- each word line WL is inactivated in a period other than the read sense operation period.
- the gate voltage Vg (ATR) of each access transistor ATR, ATRr is set to ground voltage GND.
- each access transistor ATR, ATRr is turned off because of the gate-source voltage of 0 [V], and off leakage current Ioff corresponding to the threshold voltage flows therethrough.
- word line WL of a selected row is activated in the read sense operation period, and the gate voltage Vg (ATR) of each access transistor ATR, ATRr rises from ground voltage GND to positive voltage V 1 .
- the access transistors in the selected row turn on, as described above in conjunction with FIG. 6 , and the through current I (ATR) thereof changes to current Ion corresponding to the memory cell current. It is necessary to set positive voltage V 1 taking into consideration the threshold voltages of access transistors ATR, ATRr.
- word line WL of a non-selected row is connected to negative voltage V 2 , and the gate voltages Vg (ATR) of the corresponding access transistors ATR, ATRr are set to negative voltage V 2 .
- access transistors ATR, ATRr of the non-selected row are reverse-biased, with the gate-source voltage becoming negative.
- the off leakage current can be restricted without a need to set the threshold voltages of access transistors ATR, ATRr to a large voltage level.
- the leakage current decreases to approximately one-tenth as the gate voltage is decreased by 0.1 V.
- the gate of access transistor ATR is configured to receive ground voltage GND, instead of negative voltage V 2 , in a period other than the read sense operation period, as shown in FIG. 8 . Accordingly, it is possible to restrict power consumption of negative voltage generating circuit 80 for generating negative voltage V 2 .
- each word line and gates of access transistors ATR, ATRr are likely to produce short-circuit currents with other nodes while the negative voltage is being applied.
- the short-circuit current generated may cause fatal failures such as malfunction due to a decreased power supply voltage level and an increase of power consumption in an operation other than the data read operation (in particular at stand-by).
- the negative voltage supplying period to only the read sense operation period where the off leakage current should be restricted, it is possible to improve the data read margin and, at the same time, to improve operational reliability by preventing generation of the short-circuit current in an operation other than the data read operation.
- FIG. 9 is a circuit diagram showing a configuration of a source line voltage control circuit according to the third embodiment.
- the configuration of the third embodiment is basically identical to that of the first embodiment except that the source line voltage control circuit 90 shown in FIG. 9 is arranged for respective source line SL. Furthermore, it is unnecessary to take the off leakage current into particular consideration when designing threshold voltages of access transistors ATR, ATRr, as will be apparent from the explanation below.
- Source line voltage control circuit 90 controls a voltage of corresponding source line SL in accordance with a row selection result of row decoder 21 , i.e., row select signal RSL.
- row selection result of row decoder 21 i.e., row select signal RSL.
- FIG. 9 again, the configuration of the source line voltage control circuit corresponding to the i-th row is shown representatively.
- Source line voltage control circuit 90 has a transistor switch 91 connected between ground voltage GND and source line SLi, and a transistor switch 92 connected between a positive voltage V 3 and source line SLi.
- Transistor switches 91 and 92 are each formed of an N channel MOS transistor.
- Source line voltage control circuit 90 further has a logic gate 93 outputting a NAND operation result of control signal RD and row select signal RSL(i), and an inverter 94 inverting an output of logic gate 93 .
- the output of logic gate 93 is input to the gate of transistor switch 91
- the output of inverter 94 is input to the gate of transistor switch 92 .
- transistor switches 91 and 92 turn on and off complementarily.
- transistor switch 91 turns on in the read sense operation period when the corresponding memory cell row is selected.
- Transistor switch 92 turns on in the read sense operation period when the corresponding row is not selected and also in a period other than the read sense operation period.
- FIG. 10 shows operational waveforms illustrating gate voltages and through currents of access transistors in a data read operation according to the third embodiment.
- each word line WL is inactivated and the gate voltage Vg (ATR) of each access transistor ATR, ATRr is set to ground voltage GND, as in FIGS. 6 and 8 .
- Source line voltage control circuit 90 connects each source line SL to ground voltage GND.
- each access transistor ATR, ATRr is turned off because of the gate-source voltage Vgs (ATR) of 0 [V], and off leakage current Ioff corresponding to the threshold voltage flows.
- word line WL of a selected row is activated in the read sense operation period, and gate voltages Vg (ATR) of access transistors ATR, ATRr rise from ground voltage GND to positive voltage V 1 .
- source line voltage control circuit 90 maintains corresponding source line SL at ground voltage GND.
- the gate-source voltage Vgs (ATR) thus changes to V 1 (>0).
- access transistors of the selected row are turned on as described in conjunction with FIG. 6 , and the through current I (ATR) thereof changes to current Ion corresponding to the memory cell current.
- Positive voltage V 1 needs to be set taking into consideration the threshold voltages of access transistors ATR, ATRr.
- word line WL of a non-selected row is inactivated and maintains ground voltage GND.
- source line voltage control circuit 90 connects corresponding source line SL to positive voltage V 3 .
- the gate-source voltage Vgs (ATR) changes to ⁇ V 3
- access transistors ATR, ATRr are reverse-biased. That is, positive voltage V 3 needs to be set to a level enabling reverse-bias of access transistors ATR, ATRr, taking into account the word line voltage when inactivated. As such, it is possible to restrict the off leakage current produced in the access transistors in a non-selected row in the read sense operation period.
- access transistors ATR, ATRr are reverse-biased by switching the voltage of the non-selected source line in the read sense operation period.
- the off leakage current produced in the nonselected access transistors ATR, ATRr during the read sense operation period can be restricted.
- the same effect is enjoyed in reference cell RMC generating a reference current.
- a current difference between the memory cell current and the reference current flowing through the selected bit line and the reference bit line, respectively, comes to precisely reflect the electric resistance difference between the selected memory cell and the reference cell, so that the data read margin improves.
- the configurations of the first through third embodiments above and any combination thereof are applicable, not only to the memory array of so-called “open bit line configuration” as shown in FIG. 2 , but also to memory arrays of other configurations.
- FIG. 11 shows a memory array of so-called “folded bit line configuration”.
- reference cell row 12 is provided independently from the rows of memory cells MC (memory cell rows).
- Reference cell RMC formed as described above in conjunction with FIG. 2 , has reference resistance element TMRr and access transistor ATRr connected in series.
- word lines WL are provided separately for memory cells MC and for reference cells RMC.
- reference cells having desired characteristics can be implemented if reference cells RMC and memory cells MC are designed the same and the voltages of the word line for the reference cells and the word line for the memory cells at the time of activation are set different from each other.
- Word lines WL 1 -WLn and digit lines DL 1 -DLn are provided corresponding to n memory cell rows, and reference word lines WLr 0 , WLr 1 and reference source lines SLr 0 , SLr 1 are provided corresponding to reference cell row 12 . It is unnecessary to arrange a digit line for reference cell row 12 , since data is not written into reference cell RMC, as described above.
- Bit line pairs BLP 1 -BLPm are arranged corresponding to m memory cell columns shared by memory cells MC and reference cells RMC.
- Bit line pairs BLP 1 -BLPm consist of complementary bit lines BLA 1 , BLB 1 to BLAm, BLBm.
- bit lines BLA 1 -BLAm and bit lines BLB 1 -BLBm are also collectively referred to as bit line BLA and bit line BLB, respectively.
- Memory cells MC in alternate rows are coupled to one of bit lines BLA 1 -BLAm and bit lines BLB 1 -BLBm. Specifically, memory cells MC belonging to the odd rows (e.g., the first row) are coupled to bit lines BLA 1 -BLAm, and memory cells MC belonging to the even rows (e.g., the second row) are coupled to bit lines BLB 1 -BLBm.
- reference cell RMC having access transistor ATRr with its gate connected to reference word line WLr 0 is connected between bit line BLA and reference source line SLr 0 .
- reference cell RMC having access transistor ATRr with its gate connected to reference word line WLr 1 is connected between bit line BLB and reference source line SLr 1 .
- reference word line WLr 0 is activated when an even row is selected
- reference word line WLr 1 is activated when an odd row is selected.
- a data line pair DSP is arranged in a region adjoining memory array 10 , which is shared by m memory cell columns.
- Data line pair DSP consists of complementary data lines DSA and DSB.
- Sense amplifier 50 amplifies and senses the difference of the currents passing through data lines DSA and DSB, to generate read data RDT.
- Column select gates CSG 1 -CSGm are provided between bit lines BLA 1 , BLB 1 to BLAm, BLBm and data lines DLA, DLB, respectively, and turn on/off corresponding to column select signals CS 1 -CSm.
- column select gate CSG 1 has two transistor switches that are connected between bit lines BLA 1 , BLB 1 and data lines DLA, DLB, respectively, and each turn on/off in response to column select signal CS 1 .
- the word line of a selected row, the reference word line corresponding to the selected row and the column select signal of the selected column are activated, and thus, complementary bit lines BLA and BLB of the selected column are connected via one and the other of the selected memory cell and the corresponding reference cell to the source line of the selected row and the corresponding reference source line.
- Complementary bit lines BLA and BLB of the selected column are also connected via complementary data lines DSA and DSB, respectively, to sense amplifier 50 .
- bit lines through which the memory cell current and the reference current flow are arranged close to each other, so that they suffer an influence of noise in approximately same degree and phase.
- high-precision data read with great data read margin is realized.
- the threshold voltages of access transistors ATR, ATRr may be designed as in the first embodiment.
- the effect as described in the second embodiment can be enjoyed if the word line voltage control circuit as shown in FIG. 8 is arranged for each reference word line WLr 0 , WLr 1 , in addition to respective word line WL 1 -WLn.
- the effect as described in the third embodiment can be enjoyed if the word line voltage control circuit as shown in FIG. 10 is arranged for each reference source line SLr 0 , SLr 1 , in addition to respective source line SL 1 -SLn.
- first through third embodiments are also applicable as combinations thereof
- combining the first embodiment with at least one of the second and third embodiments results in a configuration where MOS transistors of large threshold voltages are employed to physically restrict the off leakage current of the access transistors, and the voltage control is additionally applied to further restrict the off leakage current.
- combining the second and third embodiments permits control of both the gate voltage and the source voltage of the access transistors of a non-selected row, so that the off leakage current can be restricted even if MOS transistors having small threshold voltages are employed as the access transistors.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Mram Or Spin Memory Techniques (AREA)
- Hall/Mr Elements (AREA)
Abstract
Description
Claims (13)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002-209298(P) | 2002-07-18 | ||
JP2002209298 | 2002-07-18 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040012995A1 US20040012995A1 (en) | 2004-01-22 |
US6903965B2 true US6903965B2 (en) | 2005-06-07 |
Family
ID=29997178
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/334,009 Expired - Fee Related US6903965B2 (en) | 2002-07-18 | 2002-12-31 | Thin film magnetic memory device permitting high precision data read |
Country Status (2)
Country | Link |
---|---|
US (1) | US6903965B2 (en) |
CN (1) | CN1329919C (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050226034A1 (en) * | 2004-04-01 | 2005-10-13 | Pemer Frederick A | Resistance change sensor |
US20060023497A1 (en) * | 2004-07-28 | 2006-02-02 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and read method |
US20070103968A1 (en) * | 2002-08-22 | 2007-05-10 | Renesas Technology Corp. | Non-volatile memory device conducting comparison operation |
US20090161413A1 (en) * | 2007-12-19 | 2009-06-25 | Qualcomm Incorporated | MRAM Device with Shared Source Line |
US7672175B2 (en) | 2008-01-11 | 2010-03-02 | Qualcomm Incorporated | System and method of selectively applying negative voltage to wordlines during memory device read operation |
US20120002458A1 (en) * | 2008-08-29 | 2012-01-05 | Kabushiki Kaisha Toshiba | Resistance change memory device |
US8593173B2 (en) | 2011-09-26 | 2013-11-26 | Qualcomm Incorporated | Programmable logic sensing in magnetic random access memory |
US8705270B2 (en) | 2011-03-11 | 2014-04-22 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US9734880B1 (en) | 2016-04-01 | 2017-08-15 | Intel Corporation | Apparatuses, methods, and systems for stochastic memory circuits using magnetic tunnel junctions |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100496858B1 (en) * | 2002-08-02 | 2005-06-22 | 삼성전자주식회사 | Magnetic random access memory for flowing constant(I(H)+I(L))/2) current to reference cell without regard of bitline clamp voltage |
US6888771B2 (en) * | 2003-05-09 | 2005-05-03 | Micron Technology, Inc. | Skewed sense AMP for variable resistance memory sensing |
JP4646636B2 (en) * | 2004-02-20 | 2011-03-09 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP2006294144A (en) * | 2005-04-12 | 2006-10-26 | Toshiba Corp | Nonvolatile semiconductor memory device |
US9286974B2 (en) * | 2013-10-23 | 2016-03-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory devices |
JP2018163710A (en) * | 2017-03-24 | 2018-10-18 | 東芝メモリ株式会社 | Semiconductor memory device |
CN110726447A (en) * | 2018-07-17 | 2020-01-24 | 新智数字科技有限公司 | Circuit and method for modifying data and meter |
US11538523B2 (en) * | 2018-08-17 | 2022-12-27 | Tetramem Inc. | Crossbar array with reduced disturbance |
CN110277115B (en) * | 2019-06-24 | 2021-01-01 | 中国科学院微电子研究所 | Magnetic tunnel junction-based memory, read-write method and fabrication method thereof |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002008369A (en) | 2000-05-03 | 2002-01-11 | Hewlett Packard Co <Hp> | Equipotential detecting method for resistive cross point memory cell array |
US6504750B1 (en) * | 2001-08-27 | 2003-01-07 | Micron Technology, Inc. | Resistive memory element sensing using averaging |
US6570782B1 (en) * | 2002-01-16 | 2003-05-27 | Hewlett-Packard Development Company, L.P. | Storage and retrieval for resistance-based memory devices |
-
2002
- 2002-12-31 US US10/334,009 patent/US6903965B2/en not_active Expired - Fee Related
-
2003
- 2003-01-24 CN CNB031012825A patent/CN1329919C/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002008369A (en) | 2000-05-03 | 2002-01-11 | Hewlett Packard Co <Hp> | Equipotential detecting method for resistive cross point memory cell array |
US6504750B1 (en) * | 2001-08-27 | 2003-01-07 | Micron Technology, Inc. | Resistive memory element sensing using averaging |
US20030067797A1 (en) * | 2001-08-27 | 2003-04-10 | Baker R. J. | Resistive memory element sensing using averaging |
US6570782B1 (en) * | 2002-01-16 | 2003-05-27 | Hewlett-Packard Development Company, L.P. | Storage and retrieval for resistance-based memory devices |
Non-Patent Citations (3)
Title |
---|
M. Durlam, et al., "Nonvolatile RAM based on Magnetic Tunnel Junction Elements", ISSCC Digest of Technical Papers, TA7.3, Feb. 2000, 96-97, 130-131, 410-411. |
P. K. Naji, et al., "A 256kb 3.0V 1T1MTJ Nonvolatile Magnetoresistive RAM", ISSCC Digest of Technical Papers, TA7.6, Feb. 2001, 94-95, 122-123, 404-405, 438. |
R. Scheuerlein, et al., "A 10ns Read and Write Non-Volatile Memory Array Using a Magnetic Tunnel Junction and FET Switch in Each Cell", ISSCC Digest of Technical Papers, TA7.2, Feb. 2000, pp. 94-95, 128-129, 409-410. |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070103968A1 (en) * | 2002-08-22 | 2007-05-10 | Renesas Technology Corp. | Non-volatile memory device conducting comparison operation |
US7102948B2 (en) * | 2004-04-01 | 2006-09-05 | Hewlett-Packard Development Company, L.P. | Resistance change sensor |
US20050226034A1 (en) * | 2004-04-01 | 2005-10-13 | Pemer Frederick A | Resistance change sensor |
US20060023497A1 (en) * | 2004-07-28 | 2006-02-02 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and read method |
US7535746B2 (en) * | 2004-07-28 | 2009-05-19 | Sharp Kabushiki Kaisha | Nonvolatile semiconductor memory device and read method |
US7995378B2 (en) | 2007-12-19 | 2011-08-09 | Qualcomm Incorporated | MRAM device with shared source line |
US20090161413A1 (en) * | 2007-12-19 | 2009-06-25 | Qualcomm Incorporated | MRAM Device with Shared Source Line |
US7672175B2 (en) | 2008-01-11 | 2010-03-02 | Qualcomm Incorporated | System and method of selectively applying negative voltage to wordlines during memory device read operation |
US20120002458A1 (en) * | 2008-08-29 | 2012-01-05 | Kabushiki Kaisha Toshiba | Resistance change memory device |
US8537595B2 (en) * | 2008-08-29 | 2013-09-17 | Kabushiki Kaisha Toshiba | Resistance change memory device |
US8705270B2 (en) | 2011-03-11 | 2014-04-22 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US8593173B2 (en) | 2011-09-26 | 2013-11-26 | Qualcomm Incorporated | Programmable logic sensing in magnetic random access memory |
US9734880B1 (en) | 2016-04-01 | 2017-08-15 | Intel Corporation | Apparatuses, methods, and systems for stochastic memory circuits using magnetic tunnel junctions |
WO2017172209A1 (en) * | 2016-04-01 | 2017-10-05 | Intel Corporation | Apparatuses, methods, and systems for stochastic memory circuits using magnetic tunnel junctions |
US9953690B2 (en) | 2016-04-01 | 2018-04-24 | Intel Corporation | Apparatuses, methods, and systems for stochastic memory circuits using magnetic tunnel junctions |
Also Published As
Publication number | Publication date |
---|---|
CN1329919C (en) | 2007-08-01 |
US20040012995A1 (en) | 2004-01-22 |
CN1469383A (en) | 2004-01-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6587371B1 (en) | Memory device having wide margin of data reading operation, for storing data by change in electric resistance value | |
US6970378B2 (en) | Thin-film magnetic memory device executing data writing with data write magnetic fields in two directions | |
US6760251B2 (en) | Memory device reading data according to difference in electrical resistance between selected memory cell and reference cell | |
US6873561B2 (en) | Semiconductor memory device operating with low current consumption | |
US7233537B2 (en) | Thin film magnetic memory device provided with a dummy cell for data read reference | |
US7085174B2 (en) | Semiconductor memory device with current driver providing bi-directional current to data write line | |
JP4771631B2 (en) | Thin film magnetic memory device | |
US7170776B2 (en) | Non-volatile memory device conducting comparison operation | |
US6903965B2 (en) | Thin film magnetic memory device permitting high precision data read | |
US20030123281A1 (en) | Magnetic random access memory | |
JP2004103104A (en) | Thin film magnetic material storage device | |
KR101068573B1 (en) | Semiconductor memory device | |
US6856538B2 (en) | Thin film magnetic memory device suppressing internal magnetic noises | |
KR101057724B1 (en) | Semiconductor memory device and driving method thereof | |
CN100361230C (en) | Thin film magnetic memory device with memory cell having magnetic tunnel junction | |
JP2004103202A (en) | Thin-film magnetic material memory device | |
JP4219141B2 (en) | Thin film magnetic memory device | |
JP4219134B2 (en) | Thin film magnetic memory device | |
JP4322048B2 (en) | Semiconductor memory device | |
JP5036854B2 (en) | Semiconductor device | |
JP5331998B2 (en) | Nonvolatile semiconductor memory device | |
JP2009301668A (en) | Read-out circuit of nonvolatile semiconductor memory device | |
JP2009140570A (en) | Nonvolatile semiconductor memory device | |
JP2010061727A (en) | Nonvolatile semiconductor memory device | |
JP2012133849A (en) | Semiconductor storage device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MITSUBISHI DENKI KABUSHIKI KAISHA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ISHIKAWA, MASATOSHI;REEL/FRAME:013635/0215 Effective date: 20021206 |
|
AS | Assignment |
Owner name: RENESAS TECHNOLOGY CORP., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:014502/0289 Effective date: 20030908 |
|
AS | Assignment |
Owner name: RENESAS TECHNOLOGY CORP., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MITSUBISHI DENKI KABUSHIKI KAISHA;REEL/FRAME:015185/0122 Effective date: 20030908 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: MERGER;ASSIGNOR:RENESAS TECHNOLOGY CORP.;REEL/FRAME:024990/0098 Effective date: 20100401 Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:024990/0059 Effective date: 20100401 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20170607 |