US7042381B1 - Delay equalized Z/2Z ladder for digital to analog conversion - Google Patents
Delay equalized Z/2Z ladder for digital to analog conversion Download PDFInfo
- Publication number
- US7042381B1 US7042381B1 US11/034,052 US3405205A US7042381B1 US 7042381 B1 US7042381 B1 US 7042381B1 US 3405205 A US3405205 A US 3405205A US 7042381 B1 US7042381 B1 US 7042381B1
- Authority
- US
- United States
- Prior art keywords
- ladder
- resistors
- node
- coupled
- capacitors
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000006243 chemical reaction Methods 0.000 title description 4
- 239000003990 capacitor Substances 0.000 claims abstract description 20
- 230000001934 delay Effects 0.000 claims abstract description 11
- 230000003071 parasitic effect Effects 0.000 claims description 16
- 239000002184 metal Substances 0.000 claims description 4
- 229920005994 diacetyl cellulose Polymers 0.000 abstract 5
- 238000010586 diagram Methods 0.000 description 16
- 230000000694 effects Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 238000013459 approach Methods 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 1
- 238000002372 labelling Methods 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0602—Continuously compensating for, or preventing, undesired influence of physical parameters of deviations from the desired transfer characteristic
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
- H03M1/74—Simultaneous conversion
- H03M1/78—Simultaneous conversion using ladder network
- H03M1/785—Simultaneous conversion using ladder network using resistors, i.e. R-2R ladders
Definitions
- the invention relates to digital to analog converters (“DACs”) and to R/2R ladder networks.
- R/2R ladder networks Conventional DACs use what are known as R/2R ladder networks. Nodes within R/2R ladder networks have associated parasitic capacitances that cause propagation delays through the ladder networks. The propagation delays differ from node to node, which contributes non-linear artifacts in the output waveform. The non-linearities increase with increasing DAC conversion rates.
- a Z/2Z ladder network includes an R/2R ladder network having capacitors coupled across series resistors within the R/2R ladder network, wherein the capacitors are sized to substantially match delays from nodes within the ladder network to an output node.
- the Z/2Z ladder network can be implemented within a digital-to-analog converter (“DAC”), including higher resolution DACs, and high data rate DACs. In higher resolution DACs, and high data rate DACs, the Z/2Z ladder network is coupled through switches to corresponding current sources.
- the Z/2Z ladder is optionally implemented differentially.
- FIG. 1 is a schematic diagram of an R/2R ladder network 100 with N bits.
- FIG. 2 is a schematic diagram of the R/2R ladder network 100 , illustrating the Thevenin resistance of the R/2R ladder.
- FIG. 3 is a schematic diagram of an example DAC 300 including the R/2R ladder network 100 .
- FIG. 4 is a schematic diagram of an example current-switched DAC 400 , including the R/2R ladder network 100 .
- FIG. 5 is a schematic diagram of the DAC 400 , wherein parasitic capacitances are illustrated as capacitors Cp.
- FIG. 6 is a schematic diagram of a DAC 600 , including a Z/2Z ladder network 602 .
- FIG. 7 is a schematic diagram of a differential DAC 700 .
- FIG. 8 is a schematic diagram of a differential switch within the differential DAC 700 .
- the invention is directed to methods and systems that compensate for parasitic capacitances inherent in R/2R ladder networks.
- the resultant improved ladder networks are referred to herein as Z/2Z ladder networks.
- R/2R ladder networks are described in, for example, Application Note AFD006, published by International Resistive Company, Inc., Advanced Film Division, of Corpus Christi, Tex., 1998, which is incorporated herein by reference in its entirety. As described therein, R/2R ladder networks provide a relatively simple, inexpensive way to perform digital to analog conversion (DAC).
- DAC digital to analog conversion
- FIG. 1 is a schematic diagram of an R/2R ladder network 100 with N bits.
- the “ladder” portrayal comes from the ladder-like topology of the network.
- the ladder network 100 includes two resistor values, R and 2R (twice the value of R).
- a termination resistor 102 is connected to ground.
- the termination resistor 102 assures that the Thevenin resistance of the R/2R ladder network 100 , as measured to ground looking in from an output node Vout, with all bits grounded, is R.
- FIG. 2 is a schematic diagram of the R/2R ladder network 100 , illustrating that the Thevenin resistance of the R/2R ladder 100 is R, regardless of the number of bits in the ladder.
- each node 202 through 210 looking in the direction of the indicated arrows, sees 2R in parallel with 2R.
- node 202 sees termination resistor 102 as 2R, in parallel with resistor 210 , also 2R.
- This is the equivalent of a single resistor R.
- the circuit within a portion 216 is thus equivalent to a resistance R.
- node 204 sees the equivalent resistance R of portion 216 , in series with resistor 212 , for a total of 2R, in parallel with 2R resistor 214 .
- the equivalent resistance of the 2R in parallel with 2R is R.
- FIG. 3 is a schematic diagram of an example DAC 300 including the R/2R ladder network 100 .
- the DAC 300 includes switches S 1 through SN.
- digital information is presented to the switches S 1 through SN as individual bits of a digital word, which switch between a reference voltage (Vr) 302 and ground.
- Vr reference voltage
- the switches couple to current sources.
- Vout will vary between 0 volts and Vr. When all inputs are connected to ground, 0 volts is produced at Vout. When all inputs are connected to Vr, the output voltage Vout approaches Vr. When some inputs are connected to ground and some to Vr then an output voltage between 0 volts and Vr occurs at Vout.
- the R/2R ladder network 100 is a substantially linear circuit.
- the R/2R ladder 100 is a binary circuit.
- the effect of each successive bit approaching the LSB is 1 ⁇ 2 of the previous bit. If this sequence is extended to a ladder of infinite bits, the effect of the LSB on Vout approaches 0. Conversely, the full-scale output of the network (with all bits connected to Vr) approaches Vr as shown in equation (1).
- Equation (2) can be used to calculate the full-scale output of an R/2R ladder of N bits.
- the number of inputs or bits determines the resolution of an R/2R ladder. Since there are two possible states at each input, ground or Vr, (also designated as “0” or “1” in digital lingo for positive logic) there are 2N combinations of Vr and ground to the inputs of an R/2R ladder.
- the resolution of the ladder is the smallest possible output change for any input change to the ladder and is given by 1 ⁇ 2N where N is the number of bits. This is the output change that would occur for a change in the least significant bit. For a 10 bit R/2R there are 2N or 1024 possible binary combinations at the inputs.
- the resolution of the network is 1/1024 or 0.0009766.
- a change in state at the LSB input should change the output of the ladder by 0.09766% of the full scale output voltage.
- R/2R ladder The output accuracy of a R/2R ladder is typically specified in terms of full-scale output ⁇ some number of least significant bits.
- R/2R ladders are usually specified with output accuracies of ⁇ 1 LSB or ⁇ 1 ⁇ 2 LSB.
- a ⁇ 1 ⁇ 2 LSB specification on a 10 bit ladder is exactly the same as ⁇ 0.04883% full-scale accuracy.
- the ladder function is generally not affected by the value of R, within normal resistance ranges. This would indicate that the absolute tolerances of the resistors making up the ladder are of relatively minimal importance. Accuracy of the ladder is controlled as follows.
- the ladder operates as an array of voltage dividers whose output accuracies are dependent on how well each resistor is matched to the others. Ideally, resistors within the ladder are matched so that the voltage ratio for a given bit is half of that for the preceding bit.
- DACs digital-to-analog converters
- the fine segment complexity is further reduced with an array of binary weighted elements directly switched by the binary data bits.
- the binary current elements are typically realized using an R/2R ladder, such as R/2R ladder network 100 .
- nodes of the R/2R ladder network are selectively coupled to a reference voltage Vr 302 and ground, under control of digital bits that are being converted.
- current sources are optionally utilized in place of the reference voltage Vr.
- FIG. 4 is a schematic diagram of an example current-switched DAC 400 , including the R/2R ladder network 100 .
- the DAC 400 includes a coarse segment 402 and a fine segment 404 .
- the fine segment 404 includes switches S 0 through S 3 , and corresponding unary current sources 10 through 13 . Other numbers of switches, and corresponding unary current sources, can be utilized.
- the fine segment 404 operates substantially similar to the DAC 300 .
- the coarse segment 402 includes one or more switches, illustrated here as S 4 and S 5 .
- the switches in coarse segment 402 are controlled indirectly by corresponding more-significant digital bits.
- the more-significant bits are converted to a thermometer code, which is used to control the switches in coarse segment 402 .
- Thermometer codes are well known to those skilled in the relevant arts.
- the array of switches couple corresponding unary currents into the R-2R ladder network 100 , which generates a different binary weight for each injected unary current.
- the binary-weighted currents are summed at an output node 416 .
- FIG. 4 allows for easier matching of the unary current sources.
- parasitic capacitances associated with injection nodes 406 through 416 of the R/2R ladder network 100 .
- the resistors R in the R-2R ladder 100 are typically implemented with unit poly resistors.
- the resistor size should be large enough to prevent intermodulation spurs arising from resistor self-heating.
- Larger poly resistors however, have parasitic capacitances with respect to the IC substrate.
- the total parasitic capacitance at each node can easily reach tens of fF.
- FIG. 5 is a schematic diagram of the DAC 400 , wherein the parasitic capacitances are illustrated as capacitors Cp.
- the parasitic capacitances associated with the injection nodes 406 – 416 cause different propagation delays from the unary current sources to the output node 416 , in both the coarse and fine segments 402 and 404 .
- the different delays contribute non-linear artifacts in the output waveform. Delay mismatches increase with increasing numbers of bits, and with increasing DAC speeds, such as multi-giga samples per second DACs.
- the ladder network 100 is modified to equalize and/or reduce the different delays that result from the parasitic capacitances Cp.
- capacitors are coupled between each pair of adjacent nodes to equalize the propagation delay.
- FIG. 6 is a schematic diagram of a DAC 600 , with capacitors Ceq coupled between each pair of adjacent nodes 608 through 616 .
- the capacitances Ceq are substantially equal to 2Cp, where Cp is the total parasitic capacitance associated with each node 606 through 614 .
- Ceq can be implemented with metal finger capacitors.
- the metal capacitors are optionally laid out on top of the poly resistors to help to reduce the poly self-heating.
- the DAC 600 utilizes unary current sources.
- the DAC 600 can utilize a voltage reference as described above with respect to FIG. 3 .
- the node 616 is referred to as an output node
- node 606 / 608 is referred to as a termination node
- nodes 610 through 614 are referred to as intermediate nodes.
- Resistor 620 is referred to as a termination resistor.
- Resistor 622 is referred to as a load resistor.
- the current sources S 0 through S 4 are illustrated as single-ended current sources. Alternatively, the current sources are differential current sources.
- FIG. 7 is a schematic diagram of a differential DAC 700 , including a P-type Z/2Z ladder 702 and an N-type Z/2Z ladder 704 .
- a differential switch 705 includes a pair of switches 706 and 708 , which couples respective nodes 710 and 712 to a current source 714 , under control of respective differential data control lines 716 and 718 .
- FIG. 8 is a schematic diagram of the differential switch 705 , wherein the switches 706 and 708 are implemented with bi-polar devices.
- the switches 706 and 708 are not, however, limited to implementation with bi-polar devices.
- the invention can be implemented with R/nR ladder networks, where n is an integer. In an embodiment, n is an even integer. The invention is not, however, limited to even values of n.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
Vout=Vr/2N
-
- where N is the bit number. For
bit 1, Vout=Vr/2, forbit 2, Vout=Vr/4 etc. Table 1 shows the effect of individual bit locations to the Nth bit. Notice that sincebit 1 has the greatest effect on the output voltage it is designated the MSB.
- where N is the bit number. For
TABLE 1 | ||
| V | out |
1 MSB | Vr/2 | |
2 | Vr/4 | |
3 | Vr/8 | |
4 | Vr/16 | |
5 | Vr/32 | |
6 | Vr/64 | |
7 | Vr/128 | |
8 | Vr/256 | |
9 | Vr/512 | |
10 | Vr/1024 | |
11 | Vr/2048 | |
12 | Vr/4096 | |
N LSB | Vr/2N | |
Vout=(Vr/2)+(Vr/8)
-
- which reduces to
Vout=5Vr/8.
- which reduces to
Claims (13)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/034,052 US7042381B1 (en) | 2004-10-29 | 2005-01-13 | Delay equalized Z/2Z ladder for digital to analog conversion |
US11/080,808 US7132970B2 (en) | 2004-10-29 | 2005-03-16 | Delay equalized Z/2Z ladder for digital to analog conversion |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US62293404P | 2004-10-29 | 2004-10-29 | |
US11/034,052 US7042381B1 (en) | 2004-10-29 | 2005-01-13 | Delay equalized Z/2Z ladder for digital to analog conversion |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/080,808 Continuation-In-Part US7132970B2 (en) | 2004-10-29 | 2005-03-16 | Delay equalized Z/2Z ladder for digital to analog conversion |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060092065A1 US20060092065A1 (en) | 2006-05-04 |
US7042381B1 true US7042381B1 (en) | 2006-05-09 |
Family
ID=36261183
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/034,052 Expired - Fee Related US7042381B1 (en) | 2004-10-29 | 2005-01-13 | Delay equalized Z/2Z ladder for digital to analog conversion |
Country Status (1)
Country | Link |
---|---|
US (1) | US7042381B1 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100804645B1 (en) | 2006-11-07 | 2008-02-20 | 삼성전자주식회사 | Continuous Time Delta Sigma Modulator with Self-Blocking Current-Mode Digital-to-Analog Converter |
US20120050085A1 (en) * | 2010-08-30 | 2012-03-01 | Renesas Electronics Corporation | Da converter |
US9178524B1 (en) * | 2014-05-27 | 2015-11-03 | Qualcomm Incorporated | Hybrid R-2R structure for low glitch noise segmented DAC |
US10122378B2 (en) | 2017-03-16 | 2018-11-06 | Samsung Electronics Co., Ltd. | Digital-to-time converter and operating method thereof |
US10454487B1 (en) | 2018-08-30 | 2019-10-22 | Qualcomm Incorporated | Segmented resistor architecture for digital-to-analog converters |
US11005493B2 (en) | 2017-04-25 | 2021-05-11 | Telefonaktiebolaget Lm Ericsson (Publ) | Digital-to-analog conversion circuit |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101052531B1 (en) * | 2005-11-07 | 2011-07-29 | 도로시 엘엘씨 | Variable passive elements select and control with high resolution values |
EP2019490B1 (en) | 2007-07-27 | 2018-07-18 | Socionext Inc. | Segmented circuitry |
US7916057B2 (en) * | 2009-04-27 | 2011-03-29 | Linear Technology Corporation | Complex-admittance digital-to-analog converter |
US8013772B2 (en) * | 2009-12-31 | 2011-09-06 | Texas Instruments Incorporated | Reduced area digital-to-analog converter |
US8896472B2 (en) * | 2013-03-08 | 2014-11-25 | Qualcomm Incorporated | Low glitch-noise DAC |
JP7388806B2 (en) * | 2017-03-02 | 2023-11-29 | セイコーエプソン株式会社 | Liquid discharge device and DA converter |
CN111900990A (en) * | 2020-06-22 | 2020-11-06 | 东南大学 | A Current Steering Digital-to-Analog Converter Based on Hybrid Coding |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4751497A (en) * | 1985-04-24 | 1988-06-14 | Iwatsu Electric Co., Ltd. | Digital to analog converter with high output compliance |
US4920344A (en) * | 1985-03-11 | 1990-04-24 | Ncr Corporation | Digitally compensated multiplying digital to analog converter |
-
2005
- 2005-01-13 US US11/034,052 patent/US7042381B1/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4920344A (en) * | 1985-03-11 | 1990-04-24 | Ncr Corporation | Digitally compensated multiplying digital to analog converter |
US4751497A (en) * | 1985-04-24 | 1988-06-14 | Iwatsu Electric Co., Ltd. | Digital to analog converter with high output compliance |
Non-Patent Citations (2)
Title |
---|
Seams, Jerry, "R/2R Ladder Networks," Advanced Film Division, AFD006, Sep. 21, 1998, pp. 1-5. |
Vorenkamp, P. et al., "WP 3.3: A 1Gs/s, 10b Digital-to Anaog Converter," 1994 IEEE International Solid State Circuits Conference, Feb. 16, 1994, pp. 52-53. |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080055141A1 (en) * | 2005-11-07 | 2008-03-06 | Ryu Seung-Tak | Continuous time delta-sigma modulator and electronic circuit including the same |
KR100804645B1 (en) | 2006-11-07 | 2008-02-20 | 삼성전자주식회사 | Continuous Time Delta Sigma Modulator with Self-Blocking Current-Mode Digital-to-Analog Converter |
US7567193B2 (en) | 2006-11-07 | 2009-07-28 | Samsung Electronics Co., Ltd. | Continuous time delta-sigma modulator and electronic circuit including the same |
US20120050085A1 (en) * | 2010-08-30 | 2012-03-01 | Renesas Electronics Corporation | Da converter |
US8421662B2 (en) * | 2010-08-30 | 2013-04-16 | Renesas Electronics Corporation | DA converter |
US9178524B1 (en) * | 2014-05-27 | 2015-11-03 | Qualcomm Incorporated | Hybrid R-2R structure for low glitch noise segmented DAC |
US10122378B2 (en) | 2017-03-16 | 2018-11-06 | Samsung Electronics Co., Ltd. | Digital-to-time converter and operating method thereof |
US11005493B2 (en) | 2017-04-25 | 2021-05-11 | Telefonaktiebolaget Lm Ericsson (Publ) | Digital-to-analog conversion circuit |
US11349493B2 (en) | 2017-04-25 | 2022-05-31 | Telefonaktiebolaget Lm Ericsson (Publ) | Digital-to-analog conversion circuit |
US10454487B1 (en) | 2018-08-30 | 2019-10-22 | Qualcomm Incorporated | Segmented resistor architecture for digital-to-analog converters |
Also Published As
Publication number | Publication date |
---|---|
US20060092065A1 (en) | 2006-05-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6906653B2 (en) | Digital to analog converter with a weighted capacitive circuit | |
US6414616B1 (en) | Architecture for voltage scaling DAC | |
US7042381B1 (en) | Delay equalized Z/2Z ladder for digital to analog conversion | |
JP5166375B2 (en) | Digital / analog converter having a circuit architecture for improving switch losses | |
EP2965431B1 (en) | Low glitch-noise dac | |
WO1997043833A1 (en) | Improved switch architecture for r/2r digital to analog converters | |
CN110572159A (en) | Digital-to-analog converter of R-2R ladder network architecture | |
US4897656A (en) | Complementary voltage interpolation circuit with transmission delay compensation | |
US10951227B1 (en) | Multiplying digital to analog converter with increased multiplying bandwidth | |
US6317069B1 (en) | Digital-to-analog converter employing binary-weighted transistor array | |
CN115514364A (en) | Digital-to-analog conversion circuit of R-2R ladder resistance network architecture | |
US8937568B2 (en) | D/A converter | |
US9866236B1 (en) | Appapatus and method for fast conversion, compact, ultra low power, wide supply range auxiliary digital to analog converters | |
US9143156B1 (en) | High-resolution digital to analog converter | |
US6958720B1 (en) | Fine string compensation to minimize digital to analog converter differential nonlinearity error | |
US7132970B2 (en) | Delay equalized Z/2Z ladder for digital to analog conversion | |
US7362253B2 (en) | Introduction to R2RC D/A converter | |
US7382302B2 (en) | A/D converter with voltage generation circuits | |
CN109586726B (en) | Segmented digital-to-analog converter | |
US20120050080A1 (en) | Linearity correction circuit for voltage mode dac | |
EP1353445B1 (en) | D/A converter | |
CN114124097A (en) | Digital-to-analog conversion circuit and electronic device | |
US6469646B1 (en) | Converting digital signals to analog signals | |
CN115514365A (en) | Digital-to-analog conversion circuit of R-2R ladder resistance network architecture | |
Jung et al. | A return-to-zero DAC with tri-state switching scheme for multiple nyquist operations |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PAN, HUI;REEL/FRAME:016166/0040 Effective date: 20041227 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 |
|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001 Effective date: 20170119 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.) |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20180509 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047642/0417 Effective date: 20180509 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE OF THE MERGER PREVIOUSLY RECORDED ON REEL 047642 FRAME 0417. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT,;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:048521/0395 Effective date: 20180905 |