US9172363B2 - Driving an MOS transistor with constant precharging - Google Patents
Driving an MOS transistor with constant precharging Download PDFInfo
- Publication number
- US9172363B2 US9172363B2 US14/063,920 US201314063920A US9172363B2 US 9172363 B2 US9172363 B2 US 9172363B2 US 201314063920 A US201314063920 A US 201314063920A US 9172363 B2 US9172363 B2 US 9172363B2
- Authority
- US
- United States
- Prior art keywords
- current
- precharging
- mos transistor
- current source
- level
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000000034 method Methods 0.000 claims description 17
- 230000001419 dependent effect Effects 0.000 claims description 14
- 238000010586 diagram Methods 0.000 description 12
- 230000007423 decrease Effects 0.000 description 7
- 239000003990 capacitor Substances 0.000 description 5
- 239000004065 semiconductor Substances 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 102220057185 rs373145667 Human genes 0.000 description 2
- 230000000903 blocking effect Effects 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000005036 potential barrier Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 102220011850 rs397516112 Human genes 0.000 description 1
- 102220043339 rs587781037 Human genes 0.000 description 1
- 102220078862 rs77460377 Human genes 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/04—Modifications for accelerating switching
- H03K17/041—Modifications for accelerating switching without feedback from the output circuit to the control circuit
- H03K17/0412—Modifications for accelerating switching without feedback from the output circuit to the control circuit by measures taken in the control circuit
- H03K17/04123—Modifications for accelerating switching without feedback from the output circuit to the control circuit by measures taken in the control circuit in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/04—Modifications for accelerating switching
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/16—Modifications for eliminating interference voltages or currents
- H03K17/161—Modifications for eliminating interference voltages or currents in field-effect transistor switches
- H03K17/162—Modifications for eliminating interference voltages or currents in field-effect transistor switches without feedback from the output circuit to the control circuit
- H03K17/163—Soft switching
Definitions
- Embodiments of the present invention relate to a method and driver circuit for driving an MOS transistor.
- An MOS transistor such as a MOSFET (Metal Oxide Semiconductor Field-Effect Transistor) or an IGBT (Insulated Gate Bipolar Transistor), is a voltage controlled device that includes an input capacitance.
- the MOS transistor can be switched on and off by controlling the voltage across the input capacitance.
- This input capacitance is formed by a gate electrode, a gate dielectric, and doped semiconductor regions that adjoins the gate dielectric, and includes a gate-source capacitance (in case of a MOSFET), or gate-emitter capacitance (in case of an IGBT).
- a normally-off MOS transistor switches on when a drive voltage across the gate-source capacitance reaches a threshold voltage, and switches off when the drive voltage falls below the threshold voltage.
- switching edges are edges of a load current through the MOS transistor, and of a voltage across a load path (the drain-source path in a MOSFET, and the collector-emitter path in an IGBT) of the MOS transistor in the switching process.
- the input capacitance is charged with a relatively high charging current in a precharging phase until the voltage across the input capacitance reaches the threshold voltage, and is charged with a lower current afterwards.
- the MOS transistor In the precharging phase, the MOS transistor is in an off-state, so that a high precharging current helps to obtain a high switching speed but does not result in steep switching edges.
- the lower charging current after the precharging phase helps to prevent steep switching edges and further charges the input capacitance until the voltage across the input capacitance reaches a voltage level where the MOS transistor has a minimum on-resistance.
- this concept requires to detect when the voltage across the input capacitance reaches the threshold voltage. This may include detecting at least one of the drive voltage across the input capacitance, detecting the load current (that starts to increase as the drive voltage reaches the threshold voltage), and the load-path voltage (that starts to decrease as the drive voltage reaches the threshold voltage).
- parasitic effects such as voltages across line inductances, may make it difficult to precisely measure these parameters.
- propagation delays may cause the input capacitance to be charged with the high precharging current between the time of detecting the threshold voltage and the time when the charging current is reduced to the lower charging current.
- a first embodiment relates to a method for switching on an MOS transistor by precharging an input capacitance of the MOS transistor with a substantially constant amount of charge in a precharging phase, and charging the input capacitance with a controlled charging current after the precharging phase.
- a second embodiment relates to a drive circuit configured to switch on an MOS transistor by precharging an input capacitance of the MOS transistor with a substantially constant amount of charge in a precharging phase, and charging the input capacitance with a controlled charging current after the precharging phase.
- FIG. 1 shows one embodiment of a circuit arrangement including an MOS transistor implemented as an IGBT;
- FIG. 2 shows an MOS transistor implemented as a MOSFET
- FIG. 3 shows timing diagrams that illustrate one embodiment of a method for driving an MOS transistor
- FIG. 4 illustrates one embodiment of a drive circuit that includes a controlled current source, and a current source controller
- FIG. 5 shows timing diagrams that illustrate one way of operation of the drive circuit shown in FIG. 4 ;
- FIG. 6 shows timing diagrams that illustrate another way of operation of the drive circuit shown in FIG. 4 ;
- FIG. 7 shows one embodiment of a controlled current source configured to receive a reference signal
- FIG. 8 shows one embodiment of a reference signal generator configured to generate the reference signal
- FIG. 9 shows timing diagrams that illustrate one way of operation of the reference signal generator shown in FIG. 8 ;
- FIG. 10 illustrates one embodiment of a reference voltage source of the reference signal generator shown in FIG. 8 .
- FIG. 1 illustrates one embodiment of an electronic circuit that includes an MOS transistor 1 and a drive circuit 2 configured to drive the MOS transistor 1 .
- the MOS transistor 1 includes a control (drive) node (terminal) 11 , and a load path between a first load node (load terminal) 12 and a second load node (load terminal) 13 .
- the MOS transistor 1 is a voltage controlled electronic device that switches on and off dependent on a drive voltage V DRV between the control node 11 and the first load node 12 .
- the MOS transistor 1 shown in FIG. 1 is implemented as an IGBT.
- the control node 11 is a gate node
- the first load node 12 is an emitter node (emitter terminal)
- the second load node 13 is a collector node (collector terminal).
- the MOS transistor further includes an internal input capacitance.
- This input capacitance is formed by an internal gate electrode, a gate dielectric, and doped semiconductor regions adjoining the gate dielectric, and, in case of an IGBT includes a gate-emitter capacitance between the gate node 11 and the emitter node, and a gate-collector capacitance between the gate node 11 and the collector node.
- the gate-emitter capacitance is represented by a first capacitor 14 in the embodiment shown in FIG. 1
- the gate-collector capacitance is represented by a second capacitor 15 in the embodiment shown in FIG. 1 .
- FIG. 2 shows an MOS transistor 1 implemented as a MOSFET.
- the control node 11 is a gate node
- the first load node 12 is a source node
- the second load node 13 is a drain node.
- the input capacitance includes a gate-source capacitance 14 , and a gate-drain capacitance in this case.
- the MOS transistor 1 can be used as an electronic switch for switching a load current I L that flows through a load Z.
- the load path (collector-emitter path, or drain-emitter path) of the MOS transistor 1 is connected in series with the load Z, wherein the series circuit with the MOS transistor and the load Z is coupled between first and second supply nodes between which a supply voltage V SUP is available.
- the MOS transistor 1 can be connected as a low-side switch (as shown), or as a high-side switch (not shown).
- the MOS transistor 1 is coupled between the load Z and the second supply node where a negative supply potential (reference potential) is available, and in the second case the MOS transistor 1 is coupled between the load Z and the first supply node where a positive supply potential (reference potential) is available.
- the load Z can be any type of electrical device, electronic device, or electronic circuit.
- the load Z includes a further MOS transistor (not shown) that has its load path connected in series with the MOS transistor 1 , so that the two MOS transistors form a half-bridge circuit.
- An output of this half-bridge circuit is a circuit node between the load paths of the two MOS transistors.
- MOS transistors such as the MOS transistors 1 shown in FIGS. 1 and 2 , are available with a variety of different voltage blocking capabilities, such as between several 10V up to 1700V.
- FIGS. 1 and 2 represent n-type MOS transistors, in particular n-type enhancement (normally off) MOS transistors.
- MOS transistors of this type switch on when the drive voltage V DRV is positive and is higher than a threshold voltage level V TH , and switch off when the drive voltage V DRV is below the threshold voltage level V TH .
- the explanation provided below applies to p-type MOS transistors accordingly.
- P-type MOS transistors switch on when the drive voltage V DRV is negative and has a magnitude higher than a (negative) threshold voltage level, and switch off when the drive voltage V DRV has a magnitude below the magnitude of the threshold voltage, or is positive.
- the MOS transistor 1 is an n-type enhancement MOS transistor. This type of MOS transistor is in an off-state when the drive voltage V DRV is below the threshold voltage level V TH .
- the MOS transistor 1 can be switched on by charging the input capacitance 14 , 15 such that the drive voltage V DRV is above the threshold voltage level V TH .
- the MOS transistor 1 starts to conduct when the drive voltage V DRV equals the threshold voltage level V TH .
- an on resistance which is an electrical resistance of the load path of the MOS transistor 1 , is relatively high when the drive voltage V DRV equals the threshold voltage V DRV .
- the MOS transistor 1 reaches a minimum on-resistance and minimum conduction losses, respectively, when the drive voltage V DRV is significantly above the threshold voltage V TH .
- an MOS transistor may have a threshold voltage level V TH of about 1.2 V, while it has a minimum on resistance, and minimum conduction losses, respectively, when the drive voltage V DRV is above 5 V or even above 10 V.
- a load current I L increases from zero to a current level defined by the load Z when the MOS transistor 1 switches from the off-state to the on-state. Equivalently, the load current I L decreases to zero when the MOS transistor switches from the on-state to the off-state. Slopes of the load current I L when the MOS transistor 1 changes the switching state are dependent on a switching speed of the MOS transistor 1 .
- the switching speed of the MOS transistor 1 is dependent on how fast the input capacitance 14 , 15 is charged between the time when the drive voltage V DRV reaches the threshold voltage level V TH and a time when the input capacitance 14 has been charged such that the MOS transistor 1 is operated in an operation mode that is referred to as linear mode (resistance mode) in case of a MOSFET, and saturation mode in case of an IGBT.
- linear mode resistance mode
- saturation mode in case of an IGBT.
- switching edges of the load current I L can be adjusted by the current level of a drive current I DRV that flows into the input capacitance 14 , 15 after the drive voltage V DRV has reached the threshold voltage level V TH .
- a current level of the drive current I DRV does not affect switching edges of the load current I L .
- FIG. 3 shows timing diagrams illustrating one embodiment of a method for driving the MOS transistor 1 from the off-state to the on-state.
- FIG. 3 shows timing diagrams of the drive current I DRV , and of the drive voltage V DRV .
- the drive voltage is the voltage between the control node 11 and the first load node 12 , that is the voltage across the gate-emitter capacitance and the gate-source capacitance, respectively.
- driving the MOS transistor from the off-state to the on-state includes a precharging phase (precharging mode) in which the input capacitance 14 , 15 is charged with a substantially fixed amount of electrical charge Q PRE .
- This charge Q PRE is defined by a duration T PRE of the precharging phase and a current profile of the drive current I DRV during this time period. That is,
- Q PRE ⁇ to T ⁇ ⁇ 0 + T PRE ⁇ I DRV ⁇ ( t ) ⁇ d t , ( 1 )
- T PRE denotes the duration of the precharging phase
- I DRV (t) denotes the drive current in the precharging phase.
- This drive current I DRV (t) can be timely variable.
- Q PRE I PRE ⁇ T PRE (2).
- the current profile of the drive current in the precharging phase is substantially rectangular.
- the precharging current may have a trapezoidal current profile, as shown in dotted lines in FIG. 2 , a current profile corresponding to a half wave, of a sine signal, or a current profile corresponding to a half wave of a sine-square signal.
- the input capacitance 14 , 15 is charged with a substantially constant (fixed) amount of electrical charge in the precharging phase.
- the amount of electrical charge supplied to the input capacitance 14 , 15 in the precharging phase may be selected such that at the end of the precharging phase the MOS transistor is still in the off-state.
- the drive current I DRV only charges the gate-emitter capacitance (gate-source capacitance) 14 (while the gate-collector capacitance (gate-drain capacitance) 15 is kept in a charged state) in order to increase the voltage level of the drive voltage V DRV .
- the amount of charge supplied to the input capacitance is adapted to a capacitance C 14 of the gate-emitter capacitance (gate-source capacitance), a voltage level V OFF of the drive voltage V DRV in the off-state, and the threshold voltage level V TH such that the drive voltage V DRV is below the threshold voltage level at the end of the precharging phase. That is: Q PRE ⁇ C 14 ⁇ ( V TH ⁇ V OFF ) (3).
- the precharging phase may have a fixed time duration T PRE , so that none of the operation parameters of the MOS transistor 1 , such as the drive voltage V DRV , the load current I L , or the load-path voltage V L , needs to be detected in order to define the end of the precharging phase.
- the duration of the precharging phase is, for example, between 50 nanoseconds (ns) and 200 nanoseconds, in particular between 100 nanoseconds (ns) and 150 nanoseconds.
- the input capacitance 14 is charged further with a controlled drive current I DRV .
- the input capacitance 14 is charged such that the drive voltage V DRV reaches the threshold voltage level V TH and increases to above the threshold voltage level V TH .
- the current level of the drive current I DRV in this switch-on phase influences switching edges of the load current I L and the load-path voltage V L , respectively.
- the drive voltage V DRV increases during the charging phase, that is during the precharging period T PRE .
- a slope of this increase of the drive voltage V DRV is dependent on the current profile during the precharging phase.
- the drive current I DRV is substantially constant during the precharging phase (as illustrated in FIG. 3 )
- the drive voltage V DRV at least at the beginning of the precharging phase increases substantially linearly.
- the controlled drive current I DRV causes the input capacitance, in particular the gate-emitter capacitance (gate-source capacitance), to be charged further so that the drive voltage V DRV increases further until the drive voltage V DRV reaches the threshold voltage V TH .
- the MOS transistor 3 starts to conduct so that the Miller Effect sets in. That is, beginning at this time, not only the gate-emitter capacitance (gate-source capacitance) is charged by the drive current I DRV , but the gate-collector capacitance (gate-drain capacitance) 15 , that is often referred to as Miller capacitance, is discharged via the conducting load path of the MOS transistor 1 .
- the current required to discharge the Miller capacitance is provided by the drive current I DRV .
- the section of the timing diagram where the drive voltage V DRV increases slower is often referred to as Miller plateau.
- the Miller plateau ends at a time t 3 when the MOS transistor enters the linear operation mode (MOSFET)/saturation mode (IGBT).
- the input capacitance may be further charged after this time until the drive voltage V DRV reaches the maximum voltage level V DRVmax .
- This maximum voltage level V DRVmax is defined by the drive circuit 2 .
- the drive current I DRV decreases to zero as the drive voltage V DRV reaches the maximum voltage level V DRVmax .
- the drive current in the switch-on phase, is controlled to have a substantially constant current level I ON , at least until the time t 3 at the end of the Miller plateau.
- I DRV it is also possible to control the drive current I DRV to have a variable current level in this time period.
- a maximum current level in the switch-on phase is below 60%, below 50%, or even below 40% of the average current level in the precharging phase.
- the drive current decreases to controlled current level I ON that is applied to the input capacitance in the switch-on phase.
- the drive current I DRV it would also be possible for the drive current I DRV to first decrease below this current level I ON and then to increase to this current level I ON at the end of the precharging phase.
- this transition period T TRANS is shorter than 100 ns, or even shorter than 50 ns.
- FIG. 4 shows one embodiment of a drive circuit 2 that is configured to drive the MOS transistor 1 in accordance with the method explained with reference to FIG. 3 .
- the drive circuit 2 includes a supply circuit 3 with at least one supply voltage source 31 .
- the first supply voltage source 31 is coupled to the first load terminal 12 and is configured to provide a first supply potential V CC .
- This first supply potential V CC is positive relative to the electrical potential at the first load terminal 12 .
- the electrical potential at the first load terminal 12 will be referred to as reference potential REF in the following.
- the supply circuit 3 includes a second voltage source 32 that is coupled to the first load terminal 12 , and is configured to provide a second supply potential V EE .
- This second supply potential V EE is negative relative to the reference potential at the first load terminal 12 .
- the second supply voltage source 32 is omitted, the second supply potential V EE corresponds to the reference potential REF at the first load terminal 12 .
- the drive circuit 2 further includes a controlled current source 4 that is coupled to the drive node 11 of the MOS transistor 1 , and is configured to provide the drive current I DRV for switching on the MOS transistor 1 .
- the controlled current source 4 is coupled between a first supply node, which is the circuit node where the first supply potential V CC is available, and the drive node 11 of the MOS transistor 1 .
- the control current source 4 receives a control signal S 4 from a current source controller 5 , wherein the control signal S 4 defines the current profile (that is the current level dependent on the time) of the drive current I DRV , provided by the controlled current source 4 .
- the current source controller 5 is configured to generate the control signal S 4 such that the drive current I DRV has a current profile as explained with the reference to FIG. 3 when it is desired to switch on the MOS transistor 1 .
- a controller 7 receives an input signal Sin and drives the current source controller 5 .
- the input signal Sin indicates a desired switching state of the MOS transistor 1 . That is, the input signal Sin includes an information on the desired switching state (on or off) of the MOS transistor 1 .
- the input signal S IN assumes one of two signal levels, namely an on-level that indicates that it is desired to switch on the MOS transistor 1 , and an off-level that indicates that it is desired to switch off the MOS transistor 1 .
- the input signal may be provided by an external control circuit (not shown), such as a microcontroller.
- the drive circuit 2 shown in FIG. 4 is configured to discharge the input capacitance 14 , 15 when the input signal Sin has an off-level.
- the drive circuit 2 includes a switch 6 that is coupled between the control node 11 of the MOS transistor 1 and a second supply node, which is the supply node where the second supply potential V EE is available.
- a current source 8 is connected in series with the switch 6 . This current source 8 defines a discharging current that discharges the gate-emitter capacitance (gate-drain capacitance) 14 when the switch 6 has been switched on (is in an on-state).
- the controller 7 controls the switch 6 dependent on the input signal Sin.
- the controller 7 is configured to switch on electronic switch 6 when the input signal S IN indicates that it is desired to switch off the MOS transistor 1 .
- FIG. 5 shows timing diagrams that illustrate one way of operation of the drive circuit 2 shown in FIG. 4 .
- FIG. 5 shows timing diagrams of the input signal Sin, of the current source control signal S 4 , and of a drive signal S 6 received by the electronic switch 6 .
- an on-level of the input signal Sin is a high-level
- an off-level of the input signal Sin is a low level.
- the switch drive signal S 6 assumes one of two signal levels, namely an on-level that switches on the electronic switch 6 , or an off-level that switches off the electronic switch 6 .
- an on-level of the drive signal S 6 is a high signal level
- an off-level of the drive signal S 6 is a low signal level.
- the controller 7 switches on the electronic switch 6 as long as the input signal Sin has the off-level.
- this is only an example. It is also possible to discharge the gate-emitter capacitance (gate-source capacitance) 14 by closing the electronic switch 6 when the input signal Sin assumes the off-level, and to open the electronic switch 6 after the input capacitance 14 has been discharged.
- the control node 11 of the MOS transistor 1 is floating until the input signal Sin assumes an on-level that causes the control current source 4 to charge the gate-emitter capacitance (gate-source capacitance) 14 .
- the gate-collector capacitance (gate-drain capacitance) is charged when the MOS transistor 1 is in the off-state.
- the electrical potential at the control node 11 corresponds to the second supply potential V EE . That is, the drive voltage V DRV is either 0 (when the optional second supply voltage source 32 is omitted), or is a negative voltage with a magnitude corresponding to the supply voltage provided by the second supply voltage source 32 .
- the controller 7 causes the current source controller 5 to generate the current source control signal S 4 such that the controlled current source 4 charges the input capacitance 14 , 15 with a predefined electrical charge in a precharging phase, and charges the input capacitance 14 , 15 with a controlled current after the precharging phase.
- the current source control signal S 4 is a continuous signal that has a profile corresponding to the profile of the desired drive current I DRV .
- the current source control signal S 4 is a discontinuous signal that only indicates desired changes of the signal level of the drive current I DRV .
- FIG. 6 a first signal pulse of the current source control signal S 4 at the time t 0 causes the current source 4 to generate the drive I DRV with the precharging level I PRE , and a further signal pulse at the time t 1 causes the current source 4 to generate the on-level I ON of the drive current I DRV .
- the two signal pulses may have different amplitudes or different widths.
- a digital source control signal S 4 instead of the pulse signal shown in FIG. 6 may be used to control the controlled current source 4 .
- FIG. 7 shows one embodiment of the controlled current source 4 in detail.
- the controlled current source 4 includes a series circuit with a transistor 41 and a resistor 42 that is coupled between the control node 11 and the first supply node.
- the transistor 41 controls a voltage V 42 across the resistor 42 and, therefore, controls the drive current I DRV .
- R 42 is a resistance of the resistor 42 .
- the voltage V 42 across the resistor 42 corresponds to the first supply potential V CC minus an electrical potential V 41 at a circuit node between the resistor 42 and transistor 41 .
- a differential amplifier, such as an operational amplifier 43 drives the transistor 41 such that the electrical potential V 41 at this circuit node corresponds to a reference potential V REF represented by the current source control signal S 4 .
- the drive current I DRV increases as the reference voltage V REF decreases, and vice versa.
- the controller 7 may include a potential barrier (not shown), such as a transformer, in particular a coreless transformer. That is, the input signal Sin received by the controller 7 can be referenced to an electrical potential that is different from an electrical potential to which the output signals of the controller 7 , such as the drive signal S 5 received by the current source controller 5 , and the drive signal S 6 received by the switch 6 , are referenced to.
- a potential barrier such as a transformer, in particular a coreless transformer. That is, the input signal Sin received by the controller 7 can be referenced to an electrical potential that is different from an electrical potential to which the output signals of the controller 7 , such as the drive signal S 5 received by the current source controller 5 , and the drive signal S 6 received by the switch 6 , are referenced to.
- FIG. 8 shows one embodiment of the current source controller 5 that generates the reference voltage V REF .
- the current source controller 5 includes two voltage generation circuits, namely a first reference voltage generation circuit 51 that is configured to generate a first reference voltage V PRE , and a second reference voltage generation circuit 52 that is configured to generate a second reference voltage V ON .
- the current source controller 5 first provides the first reference voltage V PRE for the precharging period T PRE as the reference voltage V REF , and then provides the second reference voltage V ON as the reference voltage V REF .
- a crossover switch receives the first and the second reference voltages V PRE , V ON and provides one of these first and second reference voltages V PRE , V ON as the reference voltage V REF received by the controlled current source 4 at an output of the current source controller 5 .
- the crossover switch 56 is controlled by a mono-flop 55 that is driven by the controller 7 .
- the controller 7 triggers the mono-flop 55 each time the input signal Sin switches from the off-level to the on-level.
- the mono-flop 55 connects the first reference potential V PRE to the output of the current source controller 5 for a predefined time period (hold time) defined by the mono-flop. This time period corresponds to the precharging time T PRE explained before.
- the switch 56 driven by the mono-flop connects the second reference voltage V ON to the output of the current source controller 5 .
- each reference signal generation circuit includes a series circuit with a current source 51 1 , 52 1 and a resistor 51 2 , 52 2 between the first and the second supply nodes.
- the first reference voltage V PRE and the second reference voltage V ON are available at circuit nodes between the current source 51 1 , 52 1 and the capacitor 51 3 , 52 3 in the respective series circuit.
- a capacitor 51 3 , 52 3 is connected in parallel with each of the resistors 51 2 , 52 2 .
- the first reference potential V PRE is defined by the first and second supply potentials V CC , V EE , and a voltage V 51 across the resistor 51 2
- FIG. 9 shows timing diagrams that illustrate the operating principle of the drive shown in FIG. 7 when implemented with a current source controller 5 as shown in FIG. 8 .
- the reference potential V REF corresponds to the first reference potential V PRE during the precharging phase, that is during the time period T PRE .
- the reference voltage V REF changes to the second reference voltage V ON .
- the reference potential V PRE is more below the first supply potential V CC than the second reference potential V ON , so that voltage V 42 across the resisted 42 is higher during the precharging phase T PRE than after the precharging phase, so that the drive current I DRV has a higher current level during the precharging phase than after the precharging phase.
- FIG. 10 shows one embodiment of the first current source 51 1 shown in FIG. 8 .
- the voltage source 51 1 is an adjustable voltage source that generates its output voltage V 51 dependent on an output voltage V 56 provided by a voltage divider 56 that is connected between the reference node (first load terminal 12 ), and the second supply node V EE .
- the voltage divider 56 includes first resistor 56 1 and a second resistor 56 2 connected in series between the reference node (the second load terminal 12 ) and the second supply node.
- the output voltage V 56 of the voltage divider 56 is dependent on a ratio of resistances of the first and second resistor 56 1 , 56 2 .
- a differential amplifier 55 such as an operational amplifier, receives the output voltage V 56 from the voltage divider and adjusts the current I 51 provided by the current source 51 1 dependent on this output voltage V 56 .
- the differential amplifier 55 drives a transistor 53 that has its load-path connected in series with a resistor 54 between the output of the first reference signal generation circuit 51 and the second supply node V EE such that a voltage V 54 across the resistor 54 substantially equals the output voltage V 56 of the voltage divider.
- the first reference voltage V PRE is dependent on the output voltage V PRE of the voltage divider, and on the ratio R 51 /R 54 defined by the resistances of the resistors 51 2 , and 54 .
- the drive circuit 2 is integrated in an integrated circuit package except for the voltage divider 56 .
- This integrated circuit package 100 is schematically illustrated in FIG. 10 .
- the level of the first reference potential V PRE can be adjusted externally by suitably selecting the resistors 56 1 , 56 2 of the voltage divider 56 .
- the precharge Q PRE that is the electrical charge that is provided to the input capacitor 14 during the precharging phase, can be adjusted by suitably selecting the transistor 56 1 , 56 2 of the voltage divider 56 .
- the drive circuit 2 can be used for different types of MOS transistors that have different characteristics, in particular different input capacitances.
Landscapes
- Electronic Switches (AREA)
- Power Conversion In General (AREA)
Abstract
Description
where TPRE denotes the duration of the precharging phase, and IDRV(t) denotes the drive current in the precharging phase. This drive current IDRV(t) can be timely variable. According to one embodiment, the drive current IDRV(t) has a substantially constant current level (precharging level) IPRE during the precharging phase, so that IDRV=IPRE. In this case,
Q PRE =I PRE ·T PRE (2).
Q PRE <C 14·(V TH −V OFF) (3).
Q PRE =a·C 14min·(V TH −V OFF) (4),
where a is, for example, between 0.9 and 0.99.
I DRV−AVG =Q PRE /T PRE (5).
I DRV =V42/R42 (6).
I DRV=(V CC −V REF)/R42 (7).
V PRE =V CC −V51 (6A)
V ON =V CC −V52 (6B).
V51=R51·I51 (7A)
V52=R52·I52 (7B).
I51=V54/R54=V56/R54 (8),
where R54 denotes the resistance of the
V PRE =V CC −V51=V CC −R51·I51=V CC −V56·R51/R54 (9).
Claims (11)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/063,920 US9172363B2 (en) | 2013-10-25 | 2013-10-25 | Driving an MOS transistor with constant precharging |
DE102014115494.0A DE102014115494B4 (en) | 2013-10-25 | 2014-10-24 | DRIVING A MOS TRANSISTOR WITH CONSTANT PRECHARGING |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/063,920 US9172363B2 (en) | 2013-10-25 | 2013-10-25 | Driving an MOS transistor with constant precharging |
Publications (2)
Publication Number | Publication Date |
---|---|
US20150116006A1 US20150116006A1 (en) | 2015-04-30 |
US9172363B2 true US9172363B2 (en) | 2015-10-27 |
Family
ID=52811894
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/063,920 Active US9172363B2 (en) | 2013-10-25 | 2013-10-25 | Driving an MOS transistor with constant precharging |
Country Status (2)
Country | Link |
---|---|
US (1) | US9172363B2 (en) |
DE (1) | DE102014115494B4 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10756728B2 (en) * | 2018-12-19 | 2020-08-25 | Fuji Electric Co., Ltd. | Insulated gate device drive apparatus |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101900722B1 (en) * | 2012-07-10 | 2018-09-20 | 삼성전자주식회사 | Circuit for Driving Power MOS Transistor |
US9520879B2 (en) | 2014-06-18 | 2016-12-13 | Texas Instruments Incorporated | Adaptive blanking timer for short circuit detection |
DE102015102878B4 (en) * | 2015-02-27 | 2023-03-30 | Infineon Technologies Austria Ag | Electronic control circuit |
US10103140B2 (en) * | 2016-10-14 | 2018-10-16 | Alpha And Omega Semiconductor Incorporated | Switch circuit with controllable phase node ringing |
US10574226B2 (en) * | 2017-02-16 | 2020-02-25 | Texas Instruments Incorporated | Gate driver including gate sense circuit |
EP4140026A4 (en) * | 2020-04-21 | 2024-02-28 | Go Electric, Inc. | Adaptable precharge |
DE102021210734A1 (en) | 2021-09-27 | 2023-03-30 | Robert Bosch Gesellschaft mit beschränkter Haftung | Method and circuit arrangement for operating an insulated gate semiconductor device |
Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5744878A (en) * | 1996-03-08 | 1998-04-28 | Siemens Aktiengesellschaft | Circuit configuration for triggering a field effect transistor with a source-side load |
DE19855604C1 (en) | 1998-12-02 | 2000-06-15 | Siemens Ag | Method and device for controlling a power output stage |
DE10038149A1 (en) | 2000-08-04 | 2002-02-14 | Infineon Technologies Ag | Control circuit for triggering a switch with different switch flanks uses a voltage-controlled switch with load connectors for connecting to a load and a controlling connector. |
US20030011408A1 (en) * | 2001-07-06 | 2003-01-16 | Nec Corporation | Driver circuit |
US6624669B1 (en) * | 1999-05-26 | 2003-09-23 | Nec Corporation | Drive circuit and drive circuit system for capacitive load |
DE10217611A1 (en) | 2002-04-19 | 2003-11-06 | Infineon Technologies Ag | EMC-optimized operating method for MOS semiconductor switching element, involves providing charge current at gate terminal which exceeds first charge current at gate terminal |
DE10240167A1 (en) | 2002-08-30 | 2004-03-18 | Infineon Technologies Ag | Circuit with a power transistor and control circuit for the transistor has two control units with currents having nonlinear relation to load voltages |
US20040160258A1 (en) * | 2002-02-20 | 2004-08-19 | Mitsubishi Denki Kabushiki Kaisha | Drive circuit with low current consumption |
US20050062508A1 (en) * | 2003-09-22 | 2005-03-24 | Nec Electronics Corporation | Driver circuit |
US20060006922A1 (en) * | 2004-04-19 | 2006-01-12 | Infineon Technologies Ag | Circuit arrangement having a power transistor and a drive circuit for the power transistor |
US20060290388A1 (en) * | 2003-09-08 | 2006-12-28 | Koninklijke Philips Electronics N.V. | High frequency control of a semiconductor switch |
US7221194B2 (en) * | 2005-02-18 | 2007-05-22 | Tpo Displays Corp. | Analog buffers composed of thin film transistors |
US20090134920A1 (en) * | 2003-05-14 | 2009-05-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Device |
US7936189B2 (en) * | 2008-12-04 | 2011-05-03 | Stmicroelectronics S.R.L. | Driver circuit and method for reducing electromagnetic interference |
US20130063186A1 (en) * | 2011-09-09 | 2013-03-14 | Micrel, Inc. | Switching Regulator With Optimized Switch Node Rise Time |
US20130106467A1 (en) * | 2011-10-28 | 2013-05-02 | Mohammed Mansri | High side driver circuit |
US20130181750A1 (en) * | 2012-01-13 | 2013-07-18 | Abb Research Ltd | Active gate drive circuit |
US20140062541A1 (en) * | 2011-05-19 | 2014-03-06 | Toyota Jidosha Kabushiki Kaisha | Drive unit for driving voltage-driven element |
US20140203846A1 (en) * | 2013-01-18 | 2014-07-24 | Infineon Technologies Ag | Method for Driving a Load |
US20140240007A1 (en) * | 2013-02-28 | 2014-08-28 | Control Techniques Limited | Drive Circuit For Power Transistor |
US20140307495A1 (en) * | 2013-04-15 | 2014-10-16 | Denso Corporation | Driver for target switching element and control system for machine using the same |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102008055051B4 (en) | 2008-12-19 | 2014-05-08 | Infineon Technologies Austria Ag | Circuit arrangement and method for generating a drive signal for a transistor |
-
2013
- 2013-10-25 US US14/063,920 patent/US9172363B2/en active Active
-
2014
- 2014-10-24 DE DE102014115494.0A patent/DE102014115494B4/en active Active
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5744878A (en) * | 1996-03-08 | 1998-04-28 | Siemens Aktiengesellschaft | Circuit configuration for triggering a field effect transistor with a source-side load |
DE19855604C1 (en) | 1998-12-02 | 2000-06-15 | Siemens Ag | Method and device for controlling a power output stage |
US6624669B1 (en) * | 1999-05-26 | 2003-09-23 | Nec Corporation | Drive circuit and drive circuit system for capacitive load |
DE10038149A1 (en) | 2000-08-04 | 2002-02-14 | Infineon Technologies Ag | Control circuit for triggering a switch with different switch flanks uses a voltage-controlled switch with load connectors for connecting to a load and a controlling connector. |
US20030011408A1 (en) * | 2001-07-06 | 2003-01-16 | Nec Corporation | Driver circuit |
US20040160258A1 (en) * | 2002-02-20 | 2004-08-19 | Mitsubishi Denki Kabushiki Kaisha | Drive circuit with low current consumption |
DE10217611A1 (en) | 2002-04-19 | 2003-11-06 | Infineon Technologies Ag | EMC-optimized operating method for MOS semiconductor switching element, involves providing charge current at gate terminal which exceeds first charge current at gate terminal |
DE10240167A1 (en) | 2002-08-30 | 2004-03-18 | Infineon Technologies Ag | Circuit with a power transistor and control circuit for the transistor has two control units with currents having nonlinear relation to load voltages |
US20090134920A1 (en) * | 2003-05-14 | 2009-05-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Device |
US20060290388A1 (en) * | 2003-09-08 | 2006-12-28 | Koninklijke Philips Electronics N.V. | High frequency control of a semiconductor switch |
US20050062508A1 (en) * | 2003-09-22 | 2005-03-24 | Nec Electronics Corporation | Driver circuit |
US20060006922A1 (en) * | 2004-04-19 | 2006-01-12 | Infineon Technologies Ag | Circuit arrangement having a power transistor and a drive circuit for the power transistor |
US7221194B2 (en) * | 2005-02-18 | 2007-05-22 | Tpo Displays Corp. | Analog buffers composed of thin film transistors |
US7936189B2 (en) * | 2008-12-04 | 2011-05-03 | Stmicroelectronics S.R.L. | Driver circuit and method for reducing electromagnetic interference |
US20140062541A1 (en) * | 2011-05-19 | 2014-03-06 | Toyota Jidosha Kabushiki Kaisha | Drive unit for driving voltage-driven element |
US20130063186A1 (en) * | 2011-09-09 | 2013-03-14 | Micrel, Inc. | Switching Regulator With Optimized Switch Node Rise Time |
US20130106467A1 (en) * | 2011-10-28 | 2013-05-02 | Mohammed Mansri | High side driver circuit |
US20130181750A1 (en) * | 2012-01-13 | 2013-07-18 | Abb Research Ltd | Active gate drive circuit |
US20140203846A1 (en) * | 2013-01-18 | 2014-07-24 | Infineon Technologies Ag | Method for Driving a Load |
US20140240007A1 (en) * | 2013-02-28 | 2014-08-28 | Control Techniques Limited | Drive Circuit For Power Transistor |
US20140307495A1 (en) * | 2013-04-15 | 2014-10-16 | Denso Corporation | Driver for target switching element and control system for machine using the same |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10756728B2 (en) * | 2018-12-19 | 2020-08-25 | Fuji Electric Co., Ltd. | Insulated gate device drive apparatus |
Also Published As
Publication number | Publication date |
---|---|
US20150116006A1 (en) | 2015-04-30 |
DE102014115494A1 (en) | 2015-04-30 |
DE102014115494B4 (en) | 2023-08-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9172363B2 (en) | Driving an MOS transistor with constant precharging | |
US7839185B2 (en) | Method and circuit arrangement configured for driving a field-effect-controlled transistor | |
US9742277B2 (en) | Switching converter with an adjustable transistor component | |
US7737737B2 (en) | Drive circuit for voltage driven electronic element | |
US9774320B2 (en) | Electronic drive circuit | |
US8829946B2 (en) | Circuit for driving a transistor dependent on a measurement signal | |
US10707862B2 (en) | Power-on reset circuit and under-voltage lockout circuit comprising the same | |
US7408398B2 (en) | Circuit arrangement having a power transistor and a drive circuit for the power transistor | |
US10469068B1 (en) | Adaptive gate driver | |
US10917080B2 (en) | Gate drive circuit | |
US7180337B2 (en) | Method for switching driving of a semiconductor switching element | |
JP4804142B2 (en) | High-speed gate drive circuit | |
US20150035584A1 (en) | Anti-ringing technique for switching power stage | |
JP2001094406A (en) | Drive circuit | |
CN111224647A (en) | High reliability GaN power transistor fast gate drive circuit | |
JP2009141690A (en) | Driver circuit | |
CN114050712A (en) | Gate driving device and method | |
US10931278B2 (en) | Driving circuit of switching transistor | |
JP4952112B2 (en) | Drive circuit for voltage-driven element | |
JP4091793B2 (en) | Gate drive circuit of voltage driven semiconductor device | |
US6813169B2 (en) | Inverter device capable of reducing through current | |
US20150008972A1 (en) | Circuit Comprising an Accelerating Element | |
US9312848B2 (en) | Glitch suppression in an amplifier | |
US10924102B2 (en) | Method for driving a transistor device and electronic circuit | |
KR101058937B1 (en) | Level shift circuit and its malfunction prevention method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AUSTRIA AG, AUSTRIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FERIANZ, THOMAS;REEL/FRAME:032016/0971 Effective date: 20140116 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |