[go: up one dir, main page]

WO1995001667A1 - A protection device using field effect transistors - Google Patents

A protection device using field effect transistors Download PDF

Info

Publication number
WO1995001667A1
WO1995001667A1 PCT/AU1994/000358 AU9400358W WO9501667A1 WO 1995001667 A1 WO1995001667 A1 WO 1995001667A1 AU 9400358 W AU9400358 W AU 9400358W WO 9501667 A1 WO9501667 A1 WO 9501667A1
Authority
WO
WIPO (PCT)
Prior art keywords
channel fet
channel
fets
terminal
unit
Prior art date
Application number
PCT/AU1994/000358
Other languages
French (fr)
Inventor
Richard Allen Harris
Original Assignee
The University Of Queensland
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by The University Of Queensland filed Critical The University Of Queensland
Priority to CA002166418A priority Critical patent/CA2166418A1/en
Priority to AU70635/94A priority patent/AU683271B2/en
Priority to JP50316595A priority patent/JP3547135B2/en
Priority to KR1019950706035A priority patent/KR960703496A/en
Priority to GB9526606A priority patent/GB2294598B/en
Priority to DE4494617T priority patent/DE4494617T1/en
Publication of WO1995001667A1 publication Critical patent/WO1995001667A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H9/00Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
    • H02H9/02Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess current
    • H02H9/025Current limitation using field effect transistors
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H9/00Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
    • H02H9/04Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • THIS INVENTION concerns a protection device.
  • the invention concerns a protection device which may function to prevent the flow of undesirable transients or isolate a load from undesirably high voltages or currents.
  • the device of the invention may be used as an alternative to a fuse. Fuses employing thermal elements or magnetic elements for effecting control are known.
  • the invention provides a protection device connectable between a supply and a load or in a circuit, the device including a unit having at least two depletion mode field effect transistors
  • FET field effect transistor
  • depletion mode transistors such as depletion mode junction field effect transistors (JFET), static induction JFET or depletion mode metal oxide semiconductor field effect transistors (OSFET) may be used to provide the device of the invention, it is preferred that JFET transistors be employed.
  • JFET depletion mode junction field effect transistors
  • OSFET depletion mode metal oxide semiconductor field effect transistors
  • the device of the invention may be either unipolar or bipolar in its operation. Where unipolar operation is required the device has only one unit of the type described above. Depending upon the direction of current flow in the circuit with which the device is associated either the p-channel or the n-channel JFET transistor is nearer the supply than the other JFET transistor and with its drain terminal coupled to the supply.
  • two units of the type described may be present connected to each other in mirror symmetry in series with the load with the p-channel JFET transistors separated by two n- channel JFET transistors.
  • one of the n-channel JFET transistors may be eliminated and by employing a respective polling diode extending between the gate terminal of the n-channel JFET transistor and the drain terminal of each p-channel JFET transistor. In this way the JFET count may be minimised.
  • the diodes connect the n-channel JFET gate appropriately for forward and reverse current polarities. The conductive state resistance of the device is reduced by eliminating one of the JFETs in this way.
  • a single unit may be employed and incorporated into a bridge rectifier circuit.
  • additional n-channel JFET transistors may be connected with their drain/source path in series with the n-channel and between the two p- channel JFET transistors to achieve a higher breakdown performance.
  • Each additional JFET transistor has two polling diodes associated with it.
  • Figure 1 is a circuit diagram illustrative of a protection device in its most basic form in accordance with an embodiment of the invention
  • FIG. 2 is a circuit diagram of a bipolar protection device in accordance with another embodiment of the invention.
  • Figure 3 is a circuit diagram of a bipolar protection device similar in operation to the device of Figure 2 except that the number of active components has been minimised;
  • Figure 4 is a circuit diagram of a bipolar protection device having higher breakdown performance than the device illustrated in Figure 3;
  • Figure 5 is an alternative embodiment of the device of the invention adapted for bipolar operation;
  • Figure 6 is a further embodiment of the device of the invention adapted for unipolar operation; and
  • Figure 7 is a further embodiment of the device according to the invention adapted for unipolar operation and similar in configuration to the embodiment shown in Figure 3.
  • a source or supply voltage is connected across terminals 1 and 2 with the polarity shown.
  • a load (not shown) is coupled across terminals 3 and 4 of the circuit.
  • the active components of the device are present as a unit 5 connected in series with the load.
  • the unit 5 consists of two depletion mode junction field effect transistors (JFETs) 6 and 7.
  • JFET 6 is an n-channel device while JFET 7 is a p-channel device.
  • the JFETs 6 and 7 are connected, the source terminals coupled to each other, and the drain terminal of JFET 6 is coupled to the gate terminal of JFET 7 and the drain terminal of JFET 7 is coupled to the gate terminal of JFET 6.
  • JFET transistors are shown in this circuit, any depletion mode field effect transistor may be used.
  • the JFET transistors illustrated may be replaced with depletion mode OSFET transistors.
  • the protection device of Figure 1 is a unipolar device and can operate as a fuse only for the flow of positive current from terminal 1 through to terminal 3 or to inhibit the flow of transients from terminal 1 to terminal 2. Because of the small junction resistance of JFET transistors 6 and 7, a small potential drop is developed across terminals 1 and 3 with the bulk of the potential drop occurring across the load connected between terminals 3 and 4. The voltage drop across JFET 7 tends to turn off JFET 6 and the small voltage drop across JFET 6 tends to turn off JFET 7. Until a threshold voltage is reached, both JFETs 6 and 7 function as small resistors.
  • the condition described holds until the potential across the channels reaches a predetermined magnitude and at a threshold current this action avalanches to a stable point where both JFET transistors are firmly in the cut-off phase and as a consequence the unit 5 will then isolate the load from the supply voltage. Removal of the driving potential which provided the threshold current resets the device to its pretriggered fully conducting state.
  • the device of Figure 1 described above functions as a fuse for positive current flowing from terminal 1 through to terminal 3.
  • Figure 2 of the drawings illustrates a device which is bipolar in its operation.
  • the active fuse of Figure 2 has a bipolar supply voltage applied across terminals 10 and 11 and the load (not shown) is coupled across terminals 12 and 13.
  • Units 14 and 15 provide for isolation of the load from the supply in response to excessive positive and negative excursions respectively.
  • Unit 14 is identical in its construction to unit 5 of Figure 1.
  • Unit 14 has an n-channel JFET transistor 16 and a p-channel JFET transistor 17 connected with the source terminals coupled to each other and the gate of each transistor connected to the drain terminal of the other transistor.
  • Unit 14 is similar in operation to unit 5 of Figure 1 in that it is operative to limit positive excursions.
  • Unit 15 consists of a p-channel JFET transistor 18 and an n-channel JFET transistor 19 with the gate of each transistor connected to the drain of the other and their source terminals connected together.
  • Unit 15 operates in a similar manner to unit 14 except that it is responsive to limit negative going excursions of current from the source or supply to the load.
  • unit 14 is shown connected in series with the load and closer to supply terminal 10, the circuit would function in the same fashion with the relative positions of units 14 and 15 transposed, that is with unit 15 in series with the load and closer to terminal 10 than unit 14.
  • the device illustrated in Figure 3 is arrived at by minimising the number of active JFET transistors employed in the bipolar protection device of Figure 2.
  • the unit 20 in Figure 3 includes a centrally located n- channel JFET transistor 21.
  • a supply potential or source is coupled between terminals 22 and 23 and a load (not shown) is coupled across terminals 24, 25.
  • the unit 20 also includes two p-channel, JFET transistors 26 and 27 as well as two diodes 28 and 29.
  • JFET transistor 26 has its gate terminal coupled to the source terminal of JFET transistor 27 and its drain terminal coupled to terminal 22.
  • the drain terminal of JFET transistor 27 is coupled to load terminal 24 while the gate terminal of that transistor is coupled to the source terminal of JFET transistor 26.
  • Diodes 28 and 29 provide for the desired poling of JFET transistor 21.
  • the device of Figure 3 operates as follows. With positive current flowing from terminal 22 to terminal 24, diodes 28, 29, 26A, 26B, 27A switch to effectively connect the gate of transistor 21 to the drain of transistor 27, the gate of transistor 27 to the source of transistor 26 and the drain terminal of FET 26 to the gate terminal of FET 26. This results in a circuit with the same electrical performance of Unit 14 ( Figure 2). With negative current flowing from terminal 22 to terminal 24, diodes 28, 29, 26A, 26B, 27A switch to effectively connect the gate of transistor 21 to the drain of transistor 26, the gate of transistor 26 to the source of transistor 27 and the drain terminal of FET 27 to the gate terminal of FET 27. This results in a circuit of the same electrical performance as Unit 15 ( Figure 2).
  • Diodes 26B extend between the drain and gate terminals of transistors 26 and 27 and ensure that positive current is able to flow from the drain to the gate of each transistor 26, 27. This allows the device to reset after a current reversal. Diodes 26B are commutation diodes.
  • the embodiment of Figure 2 may also be minimised by eliminating one of the p-channel JFETS and thereby arriving at the device shown in Figure 7.
  • the conductive channels of all three JFETs 40, 41, 42 are in series.
  • JFETs 40, 42 are n-channel JFETS while JFET 41 is a p-channel JFET.
  • Diodes 43, 44 and 45, 46 are necessary for proper biasing and poling of the transistors.
  • the device of Figure 3 has a limitation in that commercially available depletion mode JFET transistors have a relatively low breakdown strength. This characteristic limits the basic implementation of the device of Figure 3 to low voltage blocking operations.
  • the protection device of Figure 4 overcomes the low breakdown strength limitation of the device of Figure 3.
  • a supply or source potential is applied across terminals 30 and 31 and a load is coupled across terminals 32 and 33.
  • a p-channel JFET transistor 34 is coupled with its drain terminal connected to terminal 30.
  • P-channel JFET transistor 35 is coupled with its drain terminal connected to terminal 32.
  • a plurality of n- channel JFET transistors 36A, 36B, 36C, 36D, 36E may be arranged in a ladder network as shown.
  • N-channel JFET transistors 36 function in a like manner to JFET 21 of Figure 3.
  • a diode network consisting of diodes 37 is provided to ensure that the gate terminals of n-channel FET transistors 36A to 36E are appropriately biased for both positive and negative current operation.
  • a commutation diode 38 is associated with each transistor 34, 35 and function in a like fashion to diodes 26B in Figure 3.
  • the components within the broken outline A may be considered as a block and if higher breakdown protection is required further like blocks may be included in series with the JFETS 36A and 36E to achieve this. If the block A is deleted the circuit remaining resembles the circuit of Figure 2 except that additional diodes are present.
  • FIG. 5 shows a circuit diagram of another way in which the basic unit 5 in Figure 1 may be used to provide a bipolar protection device in accordance with the invention.
  • unit 50 consists of JFETs 51, 52 which are n and p-channel JFETs respectively.
  • the unit functions in exactly the same manner as unit 5 in Figure 1.
  • Diode bridge consisting of diodes 53, 54, 55, 56 is connected in series with the source and load.
  • Unit 50 is connected between the junctions 57, 58 and the diodes ensure that positive current always flows through unit 50 in the same direction. When unit 50 is conducting current may flow between the source and load. When unit 50 is non-conducting, no flow of current is possible.
  • a device like that shown in Figure 5 would only be used where the source voltage was greater than the junction voltage drop of two of the diodes in the circuit.
  • Figure 6 shows a device including a unit 60 identical to the unit 5 in Figure 1.
  • Unit 60 includes a p-channel JFET 61 with its conductive channel in series with the conductive channel, of n-channel JFET 62 connected as shown.
  • JFET 63 is an n-channel JFET of high breakdown voltage and such JFETs are typically more expensive than low breakdown voltage JFETs 61, 62.
  • JFETs 61 and 62 may be replaced with a unitary p-channel JFET having the same breakdown voltage characteristics as JFET 63 and those two JFETS configured as a unit, the circuit shown in Figure 6 is more economical.
  • the Figure 6 circuit is unipolar. If desired the unit 60 and the series connected JFET 63 may be used in the circuit of Figure 5 in place of unit 50 to provide a high voltage protection device.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Junction Field-Effect Transistors (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Emergency Protection Circuit Devices (AREA)
  • Electronic Switches (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

A device which may protect circuits or equipment from overload or transients is disclosed. The device includes a unit (5) consisting of a p-channel FET (7) and an n-channel FET (6) connected with their conductive channels in series and the gate of each transistor coupled to the drain terminal of the other.

Description

TITLE APROTECTIONDEVICEUSINGFIELDEFFECTTRANSISTORS
FIELD OF THE INVENTION
THIS INVENTION concerns a protection device. In particular, the invention concerns a protection device which may function to prevent the flow of undesirable transients or isolate a load from undesirably high voltages or currents.
BACKGROUND OF THE INVENTION The device of the invention may be used as an alternative to a fuse. Fuses employing thermal elements or magnetic elements for effecting control are known.
It is an object of the present invention to provide an active fuse which may serve as an alternative to these known types of fuses or for inhibiting the flow of transients.
DISCLOSURE OF THE INVENTION
According to one aspect, the invention provides a protection device connectable between a supply and a load or in a circuit, the device including a unit having at least two depletion mode field effect transistors
(FET) with one being an n-channel FET and the other a p- channel FET with the gate terminal of one transistor connected to the drain terminal of the other transistor and the source terminals connected to each other.
While any suitable depletion mode transistors such as depletion mode junction field effect transistors (JFET), static induction JFET or depletion mode metal oxide semiconductor field effect transistors ( OSFET) may be used to provide the device of the invention, it is preferred that JFET transistors be employed.
The device of the invention may be either unipolar or bipolar in its operation. Where unipolar operation is required the device has only one unit of the type described above. Depending upon the direction of current flow in the circuit with which the device is associated either the p-channel or the n-channel JFET transistor is nearer the supply than the other JFET transistor and with its drain terminal coupled to the supply.
For bipolar operation it is preferred that two units of the type described may be present connected to each other in mirror symmetry in series with the load with the p-channel JFET transistors separated by two n- channel JFET transistors. With such a configuration, one of the n-channel JFET transistors may be eliminated and by employing a respective polling diode extending between the gate terminal of the n-channel JFET transistor and the drain terminal of each p-channel JFET transistor. In this way the JFET count may be minimised. The diodes connect the n-channel JFET gate appropriately for forward and reverse current polarities. The conductive state resistance of the device is reduced by eliminating one of the JFETs in this way. As an alternative to employing two units of the abovementioned type to provide a bipolar protection device, a single unit may be employed and incorporated into a bridge rectifier circuit. If desired, additional n-channel JFET transistors may be connected with their drain/source path in series with the n-channel and between the two p- channel JFET transistors to achieve a higher breakdown performance. Each additional JFET transistor has two polling diodes associated with it.
DISCLOSURE OF THE DRAWINGS Particular preferred embodiments of the invention will now be described by way of example with reference to the drawings in which: Figure 1 is a circuit diagram illustrative of a protection device in its most basic form in accordance with an embodiment of the invention;
Figure 2 is a circuit diagram of a bipolar protection device in accordance with another embodiment of the invention;
Figure 3 is a circuit diagram of a bipolar protection device similar in operation to the device of Figure 2 except that the number of active components has been minimised;
Figure 4 is a circuit diagram of a bipolar protection device having higher breakdown performance than the device illustrated in Figure 3; Figure 5 is an alternative embodiment of the device of the invention adapted for bipolar operation; Figure 6 is a further embodiment of the device of the invention adapted for unipolar operation; and
Figure 7 is a further embodiment of the device according to the invention adapted for unipolar operation and similar in configuration to the embodiment shown in Figure 3.
DETAILED DESCRIPTION OF THE DRAWINGS As shown in Figure 1, a source or supply voltage is connected across terminals 1 and 2 with the polarity shown. A load (not shown) is coupled across terminals 3 and 4 of the circuit. The active components of the device are present as a unit 5 connected in series with the load. The unit 5 consists of two depletion mode junction field effect transistors (JFETs) 6 and 7. JFET 6 is an n-channel device while JFET 7 is a p-channel device. The JFETs 6 and 7 are connected, the source terminals coupled to each other, and the drain terminal of JFET 6 is coupled to the gate terminal of JFET 7 and the drain terminal of JFET 7 is coupled to the gate terminal of JFET 6. Although JFET transistors are shown in this circuit, any depletion mode field effect transistor may be used. For example, the JFET transistors illustrated may be replaced with depletion mode OSFET transistors.
The operation of the circuit shown in Figure 1 is as follows. With a supply voltage connected across terminals 1 and 2 with the polarity shown, the protection device of Figure 1 is a unipolar device and can operate as a fuse only for the flow of positive current from terminal 1 through to terminal 3 or to inhibit the flow of transients from terminal 1 to terminal 2. Because of the small junction resistance of JFET transistors 6 and 7, a small potential drop is developed across terminals 1 and 3 with the bulk of the potential drop occurring across the load connected between terminals 3 and 4. The voltage drop across JFET 7 tends to turn off JFET 6 and the small voltage drop across JFET 6 tends to turn off JFET 7. Until a threshold voltage is reached, both JFETs 6 and 7 function as small resistors. Depending upon the pinch off voltage characteristics of the JFET transistors employed, the condition described holds until the potential across the channels reaches a predetermined magnitude and at a threshold current this action avalanches to a stable point where both JFET transistors are firmly in the cut-off phase and as a consequence the unit 5 will then isolate the load from the supply voltage. Removal of the driving potential which provided the threshold current resets the device to its pretriggered fully conducting state.
The device of Figure 1 described above functions as a fuse for positive current flowing from terminal 1 through to terminal 3.
Figure 2 of the drawings illustrates a device which is bipolar in its operation. The active fuse of Figure 2 has a bipolar supply voltage applied across terminals 10 and 11 and the load (not shown) is coupled across terminals 12 and 13. Units 14 and 15 provide for isolation of the load from the supply in response to excessive positive and negative excursions respectively. Unit 14 is identical in its construction to unit 5 of Figure 1. Unit 14 has an n-channel JFET transistor 16 and a p-channel JFET transistor 17 connected with the source terminals coupled to each other and the gate of each transistor connected to the drain terminal of the other transistor. Unit 14 is similar in operation to unit 5 of Figure 1 in that it is operative to limit positive excursions. Unit 15 consists of a p-channel JFET transistor 18 and an n-channel JFET transistor 19 with the gate of each transistor connected to the drain of the other and their source terminals connected together. Unit 15 operates in a similar manner to unit 14 except that it is responsive to limit negative going excursions of current from the source or supply to the load. Although in Figure 2 unit 14 is shown connected in series with the load and closer to supply terminal 10, the circuit would function in the same fashion with the relative positions of units 14 and 15 transposed, that is with unit 15 in series with the load and closer to terminal 10 than unit 14. The device illustrated in Figure 3 is arrived at by minimising the number of active JFET transistors employed in the bipolar protection device of Figure 2. With the units 14 and 15 of Figure 2 transposed in the manner described above, n-channel JFET transistors 16 and 19 would be adjacent to one another and as a consequence one of these JFET transistors may be eliminated. This is how the configuration of Figure 3 is arrived at. The unit 20 in Figure 3 includes a centrally located n- channel JFET transistor 21. A supply potential or source is coupled between terminals 22 and 23 and a load (not shown) is coupled across terminals 24, 25. The unit 20 also includes two p-channel, JFET transistors 26 and 27 as well as two diodes 28 and 29. JFET transistor 26 has its gate terminal coupled to the source terminal of JFET transistor 27 and its drain terminal coupled to terminal 22. The drain terminal of JFET transistor 27 is coupled to load terminal 24 while the gate terminal of that transistor is coupled to the source terminal of JFET transistor 26. Diodes 28 and 29 provide for the desired poling of JFET transistor 21.
The device of Figure 3 operates as follows. With positive current flowing from terminal 22 to terminal 24, diodes 28, 29, 26A, 26B, 27A switch to effectively connect the gate of transistor 21 to the drain of transistor 27, the gate of transistor 27 to the source of transistor 26 and the drain terminal of FET 26 to the gate terminal of FET 26. This results in a circuit with the same electrical performance of Unit 14 (Figure 2). With negative current flowing from terminal 22 to terminal 24, diodes 28, 29, 26A, 26B, 27A switch to effectively connect the gate of transistor 21 to the drain of transistor 26, the gate of transistor 26 to the source of transistor 27 and the drain terminal of FET 27 to the gate terminal of FET 27. This results in a circuit of the same electrical performance as Unit 15 (Figure 2). Diodes 26B extend between the drain and gate terminals of transistors 26 and 27 and ensure that positive current is able to flow from the drain to the gate of each transistor 26, 27. This allows the device to reset after a current reversal. Diodes 26B are commutation diodes.
The embodiment of Figure 2 may also be minimised by eliminating one of the p-channel JFETS and thereby arriving at the device shown in Figure 7. In Figure 7 the conductive channels of all three JFETs 40, 41, 42 are in series. JFETs 40, 42 are n-channel JFETS while JFET 41 is a p-channel JFET. Diodes 43, 44 and 45, 46 are necessary for proper biasing and poling of the transistors.
The device of Figure 3 has a limitation in that commercially available depletion mode JFET transistors have a relatively low breakdown strength. This characteristic limits the basic implementation of the device of Figure 3 to low voltage blocking operations.
The protection device of Figure 4 overcomes the low breakdown strength limitation of the device of Figure 3. In Figure 4 a supply or source potential is applied across terminals 30 and 31 and a load is coupled across terminals 32 and 33. A p-channel JFET transistor 34 is coupled with its drain terminal connected to terminal 30. P-channel JFET transistor 35 is coupled with its drain terminal connected to terminal 32. A plurality of n- channel JFET transistors 36A, 36B, 36C, 36D, 36E may be arranged in a ladder network as shown. N-channel JFET transistors 36 function in a like manner to JFET 21 of Figure 3. A diode network consisting of diodes 37 is provided to ensure that the gate terminals of n-channel FET transistors 36A to 36E are appropriately biased for both positive and negative current operation. A commutation diode 38 is associated with each transistor 34, 35 and function in a like fashion to diodes 26B in Figure 3. The components within the broken outline A may be considered as a block and if higher breakdown protection is required further like blocks may be included in series with the JFETS 36A and 36E to achieve this. If the block A is deleted the circuit remaining resembles the circuit of Figure 2 except that additional diodes are present.
Figure 5 shows a circuit diagram of another way in which the basic unit 5 in Figure 1 may be used to provide a bipolar protection device in accordance with the invention. In Figure 5 unit 50 consists of JFETs 51, 52 which are n and p-channel JFETs respectively. The unit functions in exactly the same manner as unit 5 in Figure 1. Diode bridge, consisting of diodes 53, 54, 55, 56 is connected in series with the source and load. Unit 50 is connected between the junctions 57, 58 and the diodes ensure that positive current always flows through unit 50 in the same direction. When unit 50 is conducting current may flow between the source and load. When unit 50 is non-conducting, no flow of current is possible.
A device like that shown in Figure 5 would only be used where the source voltage was greater than the junction voltage drop of two of the diodes in the circuit.
Figure 6 shows a device including a unit 60 identical to the unit 5 in Figure 1. Unit 60 includes a p-channel JFET 61 with its conductive channel in series with the conductive channel, of n-channel JFET 62 connected as shown. JFET 63 is an n-channel JFET of high breakdown voltage and such JFETs are typically more expensive than low breakdown voltage JFETs 61, 62. Although JFETs 61 and 62 may be replaced with a unitary p-channel JFET having the same breakdown voltage characteristics as JFET 63 and those two JFETS configured as a unit, the circuit shown in Figure 6 is more economical. The Figure 6 circuit is unipolar. If desired the unit 60 and the series connected JFET 63 may be used in the circuit of Figure 5 in place of unit 50 to provide a high voltage protection device.

Claims

CLAIMS:
1. A protection device connectable between a supply and a load or in a circuit, the device including a unit having at least two depletion mode field effect transistors with one said transistor being an n-channel FET and the other said transistor being a p-channel FET with the gate terminal of the one transistor connected to the drain terminal of the other transistor, the gate terminal of the other transistor being connected to the drain terminal of the one transistor and the source terminals of the transistors connected to each other.
2. The device of Claim 1 including a high breakdown voltage FET having its conductive channel in series with the unit to provide a high voltage protection unit.
3. The device of Claim 2 wherein the high breakdown voltage FET is an n-channel FET.
4. The device of Claim 1 including a diode bridge circuit consisting of a first diode with its anode coupled to input terminal, a second diode with its cathode coupled to a first intermediate terminal and its anode connected to an output terminal, a third diode having its cathode connected to the input terminal and its anode to a second intermediate terminal, a fourth diode having its cathode connected to the output terminal and its anode connected to the second intermediate terminal and a unit connected between the intermediate terminals.
5. The device of Claim 2 including a diode bridge circuit consisting of a first diode with its anode coupled to input terminal and its cathode coupled to a first intermediate terminal, a second diode with its cathode coupled to a first intermediate terminal and its anode connected to an output terminal, a third diode having its cathode connected to the input terminal and its anode to a second intermediate terminal, a fourth diode having its cathode connected to the output terminal and its anode connected to the second intermediate terminal and said high voltage protection unit connected between the intermediate terminals.
6. The device of Claim 1 including two said units connected in mirror symmetry and connectable in series in the circuit or between the supply and the load.
7. A protection device connectable between a supply and a load or in a circuit, the device including a first p-channel FET, a second p-channel FET, and an n- channel FET having its conductive channel between and in series with the conductive channels of the p-channel FETs, a respective diode extending between the gate terminal of the n-channel FET and each said p-channel FET with the anode of the diodes coupled to the gate of the n-channel FET and the cathode coupled to the drain of each said p-channel FET, a respective diode coupled between the source and the gate terminals of the p- channel FETs and wherein the FETs are depletion mode FETs.
8. The device of Claim 7 including a respective diode coupled between the drain and gate terminals of each of the p-channel FETs.
9. A protection device connectable between a supply and a load or in a circuit, the device including a first n-channel FET, a second n-channel FET and a p- channel FET having its conductive channel between and in series with the conductive channels of the n-channel FETs, a respective diode extending between the gate terminal of the p-channel FET and each said n-channel FET with the cathode of the diodes coupled to the gate of the p-channel FET and the anode coupled to the drain terminal of the p-channel FET, a respective diode coupled between the source terminals and the gate terminals of the n- channel FETs and wherein the FETs are depletion mode FETs.
10. The device of Claim 9 including a respective diode coupled between the drain and gate terminals of each of the n-channel FETs.
11. A protection device connectable between a supply and a load or in a circuit, the device including an upstream unit consisting of a p-channel FET and an n- channel FET downstream thereof with their conductive channels in series, the gate terminal of the p-channel FET being connected to the drain terminal of the n- channel FET and the source terminals of the FETs being connected to each other, a downstream unit configured like the upstream unit but in mirror symmetry and having a p-channel FET and an n-channel FET with their conductive channels in series with the p-channel FET of the downstream unit being connectable to the load, and at least one circuit block for enhancing breakdown performance of the device arranged between and in series with the upstream unit and the downstream unit.
12. The device of Claim 11 wherein the circuit block includes three n-channel FET transistors with their conductive channels in series and having commutating diodes connected between their gate terminals and an adjacent one of the three FETs of the block and an adjacent FET of the upstream and the downstream unit.
13. The device of Claim 12 wherein the gate of the p-channel FET in each of the upstream and the downstream units is connected to the drain terminal of the n-channel FET in the respective said upstream and said downstream unit via a diode.
14. The device of Claim 13 including a respective diode extending between the gate and drain terminals of each said p-channel FET of the upstream and the downstream units.
15. A protection device connectable between a supply and a load or in a circuit, the device including an upstream unit consisting of an n-channel FET and a p- channel FET downstream thereof with their conductive channels in series, the gate terminal of the n-channel FET being connected to the drain terminal of the p- channel FET and the source terminals of the FETs being connected to each other, a downstream unit configured like the upstream unit but in mirror symmetry and having an n-channel FET and a p-channel FET with their conductive channels in series with the n-channel FET of the downstream unit being connectable to the load, and at least one circuit block for enhancing breakdown performance of the device arranged between and in series with the upstream and downstream units and wherein the FETs are depletion mode FETs.
16. The device of Claim 15 wherein the circuit block includes three p-channel FETs with their conductive channels in series and having commutating diodes connected between their gate terminals and an adjacent one of the three FETs of the block and an adjacent FET of the upstream and the downstream unit.
17. The device of Claim 16 including a respective diode extending between the gate and drain terminals of each said n-channel FET of the upstream and the downstream units.
18. The device of any one of Claims 1 to 17 wherein said FETs are JFETs.
19. The device of any one of Claims 1 to 17 wherein said FETs are MOSFETs.
20. The device of any one of Claims 1 to 17 wherein said FETs are static induction FETs.
PCT/AU1994/000358 1993-07-01 1994-06-29 A protection device using field effect transistors WO1995001667A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
CA002166418A CA2166418A1 (en) 1993-07-01 1994-06-29 A protection device using field effect transistors
AU70635/94A AU683271B2 (en) 1993-07-01 1994-06-29 A protection device using field effect transistors
JP50316595A JP3547135B2 (en) 1993-07-01 1994-06-29 Protection device using field effect transistor
KR1019950706035A KR960703496A (en) 1993-07-01 1994-06-29 A PROTECTION DEVICE USING FIELD EFFECT TRANSISTORS
GB9526606A GB2294598B (en) 1993-07-01 1994-06-29 A protection device using field effect transistors
DE4494617T DE4494617T1 (en) 1993-07-01 1994-06-29 Protection device using field effect transistors

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
AUPL971193 1993-07-01
AUPL9711 1993-07-01

Publications (1)

Publication Number Publication Date
WO1995001667A1 true WO1995001667A1 (en) 1995-01-12

Family

ID=3777023

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/AU1994/000358 WO1995001667A1 (en) 1993-07-01 1994-06-29 A protection device using field effect transistors

Country Status (7)

Country Link
JP (1) JP3547135B2 (en)
KR (1) KR960703496A (en)
CA (1) CA2166418A1 (en)
DE (1) DE4494617T1 (en)
GB (1) GB2294598B (en)
NZ (1) NZ267940A (en)
WO (1) WO1995001667A1 (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998049762A1 (en) * 1997-04-25 1998-11-05 Siemens Aktiengesellschaft Device for limiting electrical alternating currents, especially during short-circuits
DE19725870A1 (en) * 1997-06-18 1999-01-07 Siemens Ag AC limiting circuit based on silicon-carbide FETs
US7262946B2 (en) 2003-08-21 2007-08-28 Fultec Semiconductor, Inc. Integrated electronic disconnecting circuits, methods, and systems
US7342433B2 (en) 2004-11-09 2008-03-11 Fultec Semiconductor, Inc. Apparatus and method for enhanced transient blocking
US7369387B2 (en) 2004-11-09 2008-05-06 Fultec Semiconductor, Inc. Apparatus and method for temperature-dependent transient blocking
WO2008137312A1 (en) * 2007-05-03 2008-11-13 Dsm Solutions, Inc. Jfet passgate circuit and method of operation
US7492566B2 (en) 2005-01-14 2009-02-17 Bourns, Inc. Low resistance transient blocking unit
WO2009035643A1 (en) * 2007-09-10 2009-03-19 Fultec Semiconductor, Inc. Common gate connected high voltage transient blocking unit
US7576962B2 (en) 2005-06-16 2009-08-18 Bourns, Inc. Transient blocking apparatus with reset
US7646576B2 (en) 2004-11-09 2010-01-12 Bourns, Inc. Apparatus and method for high-voltage transient blocking using low voltage elements
WO2010020898A1 (en) * 2008-08-19 2010-02-25 Nxp B.V. A surge protection circuit
EP1815573A4 (en) * 2004-11-09 2011-06-01 Fultec Semiconductor Inc INTEGRATED TRANSIENT BLOCKING UNIT COMPATIBLE WITH VERY HIGH VOLTAGES
WO2012093177A3 (en) * 2011-01-07 2013-01-10 Infineon Technologies Austria Ag Semiconductor device arrangement with a first semiconductor device and with a plurality of second semi conductor devices
US8455948B2 (en) 2011-01-07 2013-06-04 Infineon Technologies Austria Ag Transistor arrangement with a first transistor and with a plurality of second transistors
US8866253B2 (en) 2012-01-31 2014-10-21 Infineon Technologies Dresden Gmbh Semiconductor arrangement with active drift zone
US9400513B2 (en) 2014-06-30 2016-07-26 Infineon Technologies Austria Ag Cascode circuit
EP3386056A1 (en) * 2017-03-28 2018-10-10 Semtech Corporation Method and device for electrical overstress and electrostatic discharge protection
CN109115308A (en) * 2018-09-26 2019-01-01 惠州华阳通用电子有限公司 A kind of vehicle fuel quantity detection device and method
US12132452B2 (en) 2020-06-05 2024-10-29 Analog Devices, Inc. Apparatus and methods for amplifier input-overvoltage protection with low leakage current

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AUPS045702A0 (en) * 2002-02-12 2002-03-07 Fultech Pty Ltd A protection device
EP2634882B1 (en) 2012-02-29 2014-09-17 ABB Technology Ltd DC supply unit for a power provision unit
US11362650B2 (en) * 2020-09-11 2022-06-14 Littelfuse, Inc. Overcurrent protection by depletion mode MOSFET and bi-metallic temperature sensing switch
KR20220145764A (en) * 2021-04-22 2022-10-31 리텔퓨즈 인코퍼레이티드 Overcurrent Protection by Depletion Mode MOSFET or JFET and Bi-Metallic Temperature Sensing Switch in Mini Circuit Breaker

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4533970A (en) * 1983-06-27 1985-08-06 Motorola, Inc. Series current limiter
JPH0348456A (en) * 1989-07-14 1991-03-01 Masaya Maruo Overcurrent protection circuit and semiconductor device
JPH0353613A (en) * 1989-07-21 1991-03-07 Masaya Maruo Overcurrent protection circuit and semiconductor device
JPH0365020A (en) * 1989-07-31 1991-03-20 Masaya Maruo Overcurrent protective circuit and semiconductor device
JPH03145918A (en) * 1989-10-31 1991-06-21 Masaya Maruo Overvoltage/overcurrent protecting circuit
AU7503591A (en) * 1990-04-28 1991-11-07 Alcatel N.V. Current limiter circuit
DE4022253A1 (en) * 1990-07-11 1992-01-16 Krone Ag Current limiting circuit for telecommunication installation - couples source electrodes of two FETs via resistance

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS579291B2 (en) * 1974-02-04 1982-02-20
US5696659A (en) * 1993-02-10 1997-12-09 Maruo; Masaya Overcurrent protective circuit and semiconductor device

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4533970A (en) * 1983-06-27 1985-08-06 Motorola, Inc. Series current limiter
JPH0348456A (en) * 1989-07-14 1991-03-01 Masaya Maruo Overcurrent protection circuit and semiconductor device
JPH0353613A (en) * 1989-07-21 1991-03-07 Masaya Maruo Overcurrent protection circuit and semiconductor device
JPH0365020A (en) * 1989-07-31 1991-03-20 Masaya Maruo Overcurrent protective circuit and semiconductor device
JPH03145918A (en) * 1989-10-31 1991-06-21 Masaya Maruo Overvoltage/overcurrent protecting circuit
AU7503591A (en) * 1990-04-28 1991-11-07 Alcatel N.V. Current limiter circuit
DE4022253A1 (en) * 1990-07-11 1992-01-16 Krone Ag Current limiting circuit for telecommunication installation - couples source electrodes of two FETs via resistance

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN, E-1067, page 52; & JP,A,03 048 456 (MASAYA MARUO) 1 March 1991. *
PATENT ABSTRACTS OF JAPAN, E-1070, page 43; & JP,A,03 053 613 (MASAYA MARUO) 7 March 1991. *
PATENT ABSTRACTS OF JAPAN, E-1075, page 141; & JP,A,03 065 020 (MASAYA MARUO) 20 March 1991. *
PATENT ABSTRACTS OF JAPAN, E-1113, page 22; & JP,A,03 145 918 (MASAYA MARUO) 21 June 1991. *

Cited By (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998049762A1 (en) * 1997-04-25 1998-11-05 Siemens Aktiengesellschaft Device for limiting electrical alternating currents, especially during short-circuits
DE19725870A1 (en) * 1997-06-18 1999-01-07 Siemens Ag AC limiting circuit based on silicon-carbide FETs
US7262946B2 (en) 2003-08-21 2007-08-28 Fultec Semiconductor, Inc. Integrated electronic disconnecting circuits, methods, and systems
US7646576B2 (en) 2004-11-09 2010-01-12 Bourns, Inc. Apparatus and method for high-voltage transient blocking using low voltage elements
US7369387B2 (en) 2004-11-09 2008-05-06 Fultec Semiconductor, Inc. Apparatus and method for temperature-dependent transient blocking
EP1815573A4 (en) * 2004-11-09 2011-06-01 Fultec Semiconductor Inc INTEGRATED TRANSIENT BLOCKING UNIT COMPATIBLE WITH VERY HIGH VOLTAGES
US7342433B2 (en) 2004-11-09 2008-03-11 Fultec Semiconductor, Inc. Apparatus and method for enhanced transient blocking
US7492566B2 (en) 2005-01-14 2009-02-17 Bourns, Inc. Low resistance transient blocking unit
US7576962B2 (en) 2005-06-16 2009-08-18 Bourns, Inc. Transient blocking apparatus with reset
WO2008137312A1 (en) * 2007-05-03 2008-11-13 Dsm Solutions, Inc. Jfet passgate circuit and method of operation
WO2009035643A1 (en) * 2007-09-10 2009-03-19 Fultec Semiconductor, Inc. Common gate connected high voltage transient blocking unit
GB2466393A (en) * 2007-09-10 2010-06-23 Fultec Semiconductor Inc Common gate connected high voltage transient blocking unit
GB2466393B (en) * 2007-09-10 2012-12-05 Bourns Inc Common gate connected high voltage transient blocking unit
US8593772B2 (en) 2008-08-19 2013-11-26 Nxp, B.V. Surge protection circuit
WO2010020898A1 (en) * 2008-08-19 2010-02-25 Nxp B.V. A surge protection circuit
WO2012093177A3 (en) * 2011-01-07 2013-01-10 Infineon Technologies Austria Ag Semiconductor device arrangement with a first semiconductor device and with a plurality of second semi conductor devices
US9431382B2 (en) 2011-01-07 2016-08-30 Infineon Technologies Austria Ag Semiconductor device arrangement with a first semiconductor device and with a plurality of second semiconductor devices
US8455948B2 (en) 2011-01-07 2013-06-04 Infineon Technologies Austria Ag Transistor arrangement with a first transistor and with a plurality of second transistors
CN103503138A (en) * 2011-01-07 2014-01-08 英飞凌科技奥地利有限公司 Semiconductor device arrangement having a first semiconductor device and having a plurality of second semiconductor devices
US8569842B2 (en) 2011-01-07 2013-10-29 Infineon Technologies Austria Ag Semiconductor device arrangement with a first semiconductor device and with a plurality of second semiconductor devices
US8970262B2 (en) 2011-01-07 2015-03-03 Infineon Technologies Austria Ag Semiconductor device arrangement with a first semiconductor device and with a plurality of second semiconductor devices
EP2924735A1 (en) * 2011-01-07 2015-09-30 Infineon Technologies Austria AG Circuit arrangement with a first semiconductor device and with a plurality of second semiconductor devices
US9972619B2 (en) 2011-01-07 2018-05-15 Infineon Technologies Austria Ag Semiconductor device arrangement with a first semiconductor device and with a plurality of second semiconductor devices
US8866253B2 (en) 2012-01-31 2014-10-21 Infineon Technologies Dresden Gmbh Semiconductor arrangement with active drift zone
US9530764B2 (en) 2012-01-31 2016-12-27 Infineon Technologies Dresden Gmbh Semiconductor arrangement with active drift zone
US9400513B2 (en) 2014-06-30 2016-07-26 Infineon Technologies Austria Ag Cascode circuit
EP3386056A1 (en) * 2017-03-28 2018-10-10 Semtech Corporation Method and device for electrical overstress and electrostatic discharge protection
US10692854B2 (en) 2017-03-28 2020-06-23 Semtech Corporation Method and device for electrical overstress and electrostatic discharge protection
US11380672B2 (en) 2017-03-28 2022-07-05 Semtech Corporation Method and device for electrical overstress and electrostatic discharge protection
CN109115308A (en) * 2018-09-26 2019-01-01 惠州华阳通用电子有限公司 A kind of vehicle fuel quantity detection device and method
US12132452B2 (en) 2020-06-05 2024-10-29 Analog Devices, Inc. Apparatus and methods for amplifier input-overvoltage protection with low leakage current

Also Published As

Publication number Publication date
DE4494617T1 (en) 1996-11-21
KR960703496A (en) 1996-08-17
JP3547135B2 (en) 2004-07-28
CA2166418A1 (en) 1995-01-12
GB2294598A (en) 1996-05-01
GB9526606D0 (en) 1996-02-28
GB2294598B (en) 1997-11-19
NZ267940A (en) 1996-09-25
JPH08512191A (en) 1996-12-17

Similar Documents

Publication Publication Date Title
US5742463A (en) Protection device using field effect transistors
WO1995001667A1 (en) A protection device using field effect transistors
US7324315B2 (en) Protection device
US7492566B2 (en) Low resistance transient blocking unit
CA2068186C (en) Load current commutation circuit
US7038522B2 (en) System and method for redundant power supply connection
US6349047B1 (en) Full wave rectifier circuit using normally off JFETs
EP0133789A2 (en) Electronic switch
EP0566594B1 (en) Overcurrent protection device
US3866064A (en) Cmos analog switch
SK31196A3 (en) A.c. controller
JPS63318781A (en) Mosfet with overcurrent protective function
US6002566A (en) Resettable overcurrent protective circuit
RU96107210A (en) CURRENT LIMITER
EP1168449B1 (en) Two-terminal semiconductor overcurrent limiter
US20060238936A1 (en) Apparatus and method for transient blocking employing relays
WO2007058799A2 (en) Transient blocking unit having shunt for over-voltage protection
DE69410929D1 (en) Surge protection circuit
US20060250736A1 (en) Transient blocking apparatus with electrostatic discharge protection
AU7063594A (en) A protection device using field effect transistors
EP0542344B1 (en) Device for supplying electrical energy to a load
JPH0365020A (en) Overcurrent protective circuit and semiconductor device
JPH0353613A (en) Overcurrent protection circuit and semiconductor device
US4049976A (en) Solid-state voltage switching circuit
US6014303A (en) Overcurrent preventing device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AM AT AU BB BG BR BY CA CH CN CZ DE DK ES FI GB GE HU JP KE KG KP KR KZ LK LU LV MD MG MN MW NL NO NZ PL PT RO RU SD SE SI SK TJ TT UA US UZ VN

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN ML MR NE SN TD TG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 267940

Country of ref document: NZ

WWE Wipo information: entry into national phase

Ref document number: 9526606.0

Country of ref document: GB

ENP Entry into the national phase

Ref document number: 1995 578676

Country of ref document: US

Date of ref document: 19951229

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 2166418

Country of ref document: CA

122 Ep: pct application non-entry in european phase
RET De translation (de og part 6b)

Ref document number: 4494617

Country of ref document: DE

Date of ref document: 19961121

WWE Wipo information: entry into national phase

Ref document number: 4494617

Country of ref document: DE

REG Reference to national code

Ref country code: DE

Ref legal event code: 8607