[go: up one dir, main page]

WO1996004709A1 - Oscillateur - Google Patents

Oscillateur Download PDF

Info

Publication number
WO1996004709A1
WO1996004709A1 PCT/JP1995/001525 JP9501525W WO9604709A1 WO 1996004709 A1 WO1996004709 A1 WO 1996004709A1 JP 9501525 W JP9501525 W JP 9501525W WO 9604709 A1 WO9604709 A1 WO 9604709A1
Authority
WO
WIPO (PCT)
Prior art keywords
resistor
phase shift
circuit
phase
output
Prior art date
Application number
PCT/JP1995/001525
Other languages
English (en)
Japanese (ja)
Inventor
Takeshi Ikeda
Tadataka Ohe
Tsutomu Nakanishi
Original Assignee
Takeshi Ikeda
Tadataka Ohe
Tsutomu Nakanishi
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP9749095A external-priority patent/JPH08195623A/ja
Priority claimed from JP9748995A external-priority patent/JPH08195622A/ja
Priority claimed from JP13262395A external-priority patent/JPH08195624A/ja
Priority claimed from JP13888995A external-priority patent/JPH08195649A/ja
Application filed by Takeshi Ikeda, Tadataka Ohe, Tsutomu Nakanishi filed Critical Takeshi Ikeda
Priority to AU30872/95A priority Critical patent/AU3087295A/en
Publication of WO1996004709A1 publication Critical patent/WO1996004709A1/fr

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B5/00Generation of oscillations using amplifier with regenerative feedback from output to input
    • H03B5/20Generation of oscillations using amplifier with regenerative feedback from output to input with frequency-determining element comprising resistance and either capacitance or inductance, e.g. phase-shift oscillator
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B2200/00Indexing scheme relating to details of oscillators covered by H03B
    • H03B2200/003Circuit elements of oscillators
    • H03B2200/004Circuit elements of oscillators including a variable capacitance, e.g. a varicap, a varactor or a variable capacitance of a diode or transistor
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B2200/00Indexing scheme relating to details of oscillators covered by H03B
    • H03B2200/006Functional aspects of oscillators
    • H03B2200/0078Functional aspects of oscillators generating or using signals in quadrature
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B2201/00Aspects of oscillators relating to varying the frequency of the oscillations
    • H03B2201/02Varying the frequency of the oscillations by electronic means

Definitions

  • the present invention relates to an oscillator which can be easily formed as an integrated circuit and whose oscillation frequency can be largely adjusted.
  • the resistance value of the variable resistor Rs forming a series circuit with the capacitor C and the variable resistance Rp forming the parallel circuit with the capacitor C are changed.
  • the resistance must be changed in conjunction with the resistance, but if an error occurs in the resistance of each of the variable resistors Rs and Rp, the voltage input to the amplifier A will increase or decrease. Oscillation output fluctuates. When the oscillation output decreases, oscillation stops, and when the oscillation output increases, significant distortion occurs in the oscillation output.
  • the stabilization means adds nonlinearity to the amplitude characteristics of the amplifier, that is, the amplitude varies depending on the output level. Characteristic will be added.
  • variable frequency oscillator that can greatly adjust the oscillation frequency using an integrated circuit.
  • One end of a first resistor is connected to the inverting input terminal, and a differential input radiator to which an AC signal is input via the first resistor; and an inverting input terminal and an output terminal of the differential input amplifier.
  • a series circuit including a third resistor and a capacitor connected to the other end of the first resistor, and a connection between the third resistor and the capacitor. Section is connected to the non-inverting input terminal of the differential input amplifier,
  • a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input through the first resistor; and an inverting input terminal and an output terminal of the differential input amplifier.
  • a second resistor connected between the first resistor and a series circuit including a third resistor and a capacitor connected to the other end of the first resistor, and a connection part of the third resistor and the capacitor. are connected to the non-inverting input terminal of the differential input amplifier, and
  • a non-inverting circuit that outputs the input AC signal without changing the phase
  • the two phase-shift circuits and the non-inverting circuit are vertically connected, and the output of the last stage among the plurality of vertically connected circuits is fed back to the input side of the first stage, A sine wave oscillation output is extracted from any of the plurality of circuits.
  • the oscillator of the present invention One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier And a series circuit including a third resistor and an inductor connected to the other end of the first resistor, and a connection portion of the third resistor and the inductor. It has two phase shift circuits connected to the non-inverting input terminal of the differential input amplifier,
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier
  • a second resistor connected to the other end of the first resistor, and a series circuit including a third resistor and an ingector connected to the other end of the first resistor.
  • Two phase shifters connected to the non-inverting input terminal of the differential input amplifier,
  • a non-inverting circuit that outputs the input AC signal without changing the phase
  • the two phase-shift circuits and the non-inverting circuit are vertically connected, and the output of the last stage in the plurality of connected circuits is fed back to the input side of the first stage.
  • a sine wave oscillation output is extracted from any of the plurality of circuits. Also, the oscillator of the present invention
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier
  • a second resistor connected to the other end of the first resistor, and a series circuit including a third resistor and a capacitor connected to the other end of the first resistor, and a connection part of the third resistor and the capacitor.
  • a first phase shift circuit connected to a non-inverting input terminal of the differential input amplifier
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor; and an inverting input terminal and an output of the differential input amplifier
  • a second resistor connected between the third resistor and the inductor, and a series circuit including a third resistor and an inductor connected to the other end of the first resistor.
  • a second phase shift circuit having a connection connected to a non-inverting input terminal of the differential input amplifier;
  • the output of the first and second phase-shift circuits connected in cascade is fed back to the input side of the previous stage, and a sine wave is output from one of the first and second phase-shift circuits.
  • the oscillation output is taken out.
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier And a series circuit comprising a third resistor and a capacitor connected to the other end of the first resistor, wherein a connection portion of the third resistor and the capacitor is connected to the second resistor.
  • a first phase shift circuit connected to the non-inverting input terminal of the differential input amplifier;
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier And a series circuit including a third resistor and an inductor connected to the other end of the first resistor, and a connection portion of the third resistor and the inductor.
  • a second phase shift circuit connected to the non-inverting input terminal of the differential input amplifier;
  • a non-inverting circuit that outputs the input AC signal without changing the phase
  • the first and second phase shift circuits and the non-inverting circuit are vertically connected, and the output of the last stage among the plurality of vertically connected circuits is fed back to the input side of the first stage. At the same time, a sine wave oscillation output is taken from any of these circuits.
  • the phase shift amount becomes 0 ° due to the total of the two phase shift circuits or the total of the two phase shift circuits and the non-inverting circuit, and the width of each circuit is adjusted.
  • the loop gain By setting the loop gain to 1 or more, sine wave oscillation is performed. Also, the oscillator of the present invention
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier And a series circuit comprising a third resistor and a capacitor connected to the other end of the first resistor, wherein a connection portion of the third resistor and the capacitor is connected to the second resistor.
  • Two phase shifters connected to the non-inverting input terminal of the differential input amplifier,
  • a phase inversion circuit that inverts the phase of the input AC signal and outputs the inverted signal
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier
  • a second resistor connected to the first resistor, and a series circuit including a third resistor and an inductor connected to the other end of the first resistor, and a connection portion of the third resistor and the inductor.
  • Two phase shifting circuits connected to the non-inverting input terminal of the differential input amplifier;
  • a phase inversion circuit that inverts the phase of the input AC signal and outputs the inverted signal
  • One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor; and a counter input terminal and an output terminal of the differential input amplifier.
  • a second resistor connected between the third resistor and the capacitor, and a series circuit including a third resistor and a capacitor connected to the other end of the first resistor.
  • a first phase shift circuit having a portion connected to a non-inverting input terminal of the differential input amplifier; One end of a first resistor is connected to the inverting input terminal, and a differential input amplifier to which an AC signal is input via the first resistor, and between the inverting input terminal and the output terminal of the differential input amplifier And a series circuit including a third resistor and an inductor connected to the other end of the first resistor, and a connection portion of the third resistor and the inductor.
  • a second phase shift circuit connected to the non-inverting input terminal of the differential input amplifier;
  • a phase inversion circuit that inverts the phase of the input AC signal and outputs the inverted signal
  • the total phase shift amount is 0 ° due to the entire two phase shift circuits and the phase inverting circuit, and the sine is adjusted by adjusting the amplification of each circuit to make the loop gain 1 or more. Wave oscillation is performed.
  • FIG. 1 is a circuit diagram showing a first embodiment of the oscillator of the present invention
  • FIG. 2 is a circuit diagram showing the configuration of the preceding phase shift circuit shown in FIG. 1,
  • FIG. 3 is a vector diagram showing a relationship between an input / output voltage of the phase shift circuit shown in FIG. 2 and a voltage appearing on a capacitor or the like;
  • FIG. 4 is a circuit diagram showing the configuration of the subsequent phase shift circuit shown in FIG. 1,
  • FIG. 5 is a vector diagram showing the relationship between the input and output voltages of the phase shift circuit shown in FIG.
  • FIG. 6 is a circuit diagram showing the oscillator of the present invention using a transfer function K1
  • FIG. 7 is a circuit diagram obtained by converting the circuit shown in FIG. 6 by Miller's theorem
  • FIG. Circuit diagram showing a partial modification of the oscillator shown in the figure
  • FIG. 9 is a circuit diagram showing a second embodiment of the oscillator of the present invention.
  • FIG. 10 is a circuit diagram showing the configuration of the phase shift circuit of the preceding stage shown in FIG. 9,
  • Fig. 11 shows the phase shift circuit shown in Fig. 10
  • Vector diagram showing the relationship with pressure
  • FIG. 12 is a circuit diagram showing the configuration of the subsequent phase shift circuit shown in FIG.
  • FIG. 14 is a circuit diagram showing a partially modified example of the oscillator shown in FIG. 9,
  • FIG. 15 is a circuit diagram showing a third embodiment of the oscillator of the present invention.
  • FIG. 17 is a circuit diagram showing a fifth embodiment of the oscillator of the present invention.
  • FIG. 18 is a circuit diagram showing a sixth embodiment of the oscillator of the present invention.
  • FIG. 19 is a circuit diagram showing a seventh embodiment of the oscillator of the present invention.
  • FIG. 20 is a circuit diagram showing an eighth embodiment of the oscillator of the present invention.
  • FIG. 21 is a circuit diagram showing a ninth embodiment of the oscillator of the present invention.
  • FIG. 22 is a circuit diagram showing a tenth embodiment of the oscillator of the present invention.
  • FIG. 24 is a diagram showing a connection form between a phase shift circuit and a phase inversion circuit
  • FIG. 25 is a circuit diagram showing a configuration of a phase shift circuit in which the variable resistor of the CR circuit in the phase shift circuit is replaced with FET.
  • FIG. 26 is a circuit diagram showing a configuration of a phase shift circuit in which the variable resistor of the LR circuit in the phase shift circuit is replaced with FET.
  • FIG. 27 is a circuit diagram showing a configuration of a phase shift circuit in which a capacitor of a CR circuit in the phase shift circuit is replaced with a variable capacitance diode.
  • FIG. 28 is a circuit diagram showing a configuration of a phase shift circuit in which the inductor of the LR circuit in the phase shift circuit is replaced with a variable inductor.
  • FIG. 29 is a plan structural view of the variable inkuta shown in FIG. 28,
  • FIG. 30 is a detailed structural view of the variable inkuta shown in FIG. 29,
  • FIG. 31 is an enlarged sectional view taken along the line A—A of FIG. 30,
  • FIG. 32 is a plan view showing a modification of the variable inductor shown in FIG. 29,
  • FIG. 33 is a plan view showing another modification of the variable inductor shown in FIG.
  • FIG. 4 is a plan view showing another modification ⁇ of the variable inductor shown in FIG. 29;
  • FIG. 35 is a plan view showing another example of the variable inductor shown in FIG. 28.
  • FIG. 36 is a detailed view of the variable inductor shown in FIG.
  • FIG. 37 is an enlarged sectional view taken along the line BB of FIG. 36.
  • FIG. 38 is a circuit diagram showing a configuration of a capacitance conversion circuit used in the oscillator of the present invention.
  • FIG. 39 is a diagram showing the capacitance conversion circuit shown in FIG. 38 using a transfer function K4. circuit diagram,
  • FIG. 40 is a circuit diagram obtained by converting the circuit shown in FIG. 39 by Miller's theorem
  • FIG. 41 is a simplified circuit diagram of the capacitance conversion circuit shown in FIG. 38
  • FIG. 42 is a circuit diagram showing a configuration of a capacitance conversion circuit using an emitter follower circuit in the first stage
  • FIG. 43 is a circuit diagram showing a configuration of a capacitance conversion circuit using a source follower circuit in the first stage
  • FIG. 44 is a circuit diagram showing a configuration of an inductance conversion circuit used in the oscillator of the present invention.
  • FIG. 45 is a circuit diagram showing a configuration of an inductance conversion circuit in which the entire amplifier including the two operational amplifiers included in FIG. 44 is replaced by an emitter follower circuit;
  • FIG. 46 is a circuit diagram showing a configuration in which the inductance conversion circuit of FIG. 45 is realized by a source follower circuit
  • FIG. 47 is a circuit diagram showing another example of the inductance conversion circuit.
  • Fig. 48 is a circuit diagram that extracts the parts necessary for the operation of the phase shift circuit of the present invention in the operational amplifier.
  • FIG. 49 is a circuit diagram showing a conventional sine wave oscillator
  • FIG. 50 is a circuit diagram showing a conventional sine wave oscillator. BEST MODE FOR CARRYING OUT THE INVENTION
  • FIG. 1 is a circuit diagram showing a configuration of an oscillator according to a first embodiment.1
  • Each of oscillators 1 shifts a phase of an input signal by a predetermined amount to obtain a total of 0 ° at a predetermined frequency at a predetermined frequency.
  • Two phase shift circuits 10 C and 30 C that perform phase shift A feedback resistor 70 feeds back the output of the path 30 C to the input side of the preceding phase shift circuit IOC.
  • This feedback resistor 70 has a finite resistance value from 0 ⁇ .
  • FIG. 2 shows a configuration extracted from the phase shift circuit 10C in the preceding stage shown in FIG.
  • the front-stage phase shift circuit 10C shown in FIG. 1 includes an operational amplifier (operation amplifier) 12, which is a type of differential input amplifier, and an operational amplifier 12 which shifts the phase of a signal input to an input terminal 22 by a predetermined amount.
  • the capacitor 14 and the variable resistor 16 input to the non-inverting input terminal of the operational amplifier 12, the resistor 18 inserted between the input terminal 22 and the inverting input terminal of the operational amplifier 12, and the output terminal 24 of the operational amplifier 12 and the inverting input terminal. It consists of a resistor 20 inserted between them.
  • phase shift circuit 10C having such a configuration, when a predetermined AC signal is input to the input terminal 22, the voltage VR1 appearing at both ends of the variable resistor 16 is applied to the non-inverting input terminal of the operational amplifier 12. You.
  • the same current flows through the two resistors 18 and 20, so that the voltage VC1 appears at both ends of the resistor 20.
  • the voltage VC1 appearing at each end of these two resistors 18 and 20 has the same direction in terms of the vector.
  • the vector voltage of the voltage VC1 across the resistor 18 is the input voltage Ei
  • the vector voltage of the voltage VC1 of the resistor 20 is the output voltage Eo.
  • FIG. 3 is a vector diagram showing a relationship between an input / output voltage of the phase shift circuit 10C and a voltage appearing on a capacitor or the like.
  • the output voltage Eo is the result of the vector subtraction of the voltage VC1 from the voltage VR1.
  • the input voltage Ei and the output voltage Eo differ only in the direction in which the voltage VC1 is synthesized, and their absolute values are equal. Therefore, the relationship between the magnitude and the phase of the input / output voltage can be represented by an isosceles triangle with the input voltage Ei and the output voltage Eo as hypotenuses and the base at twice the voltage VC1, and the amplitude of the output signal is It can be seen that the phase shift amount is represented by 01 shown in FIG. 3 regardless of the amplitude of the input signal.
  • phase difference between the input voltage Ei and the voltage VR1 is theoretically 90 as it changes to ⁇ .
  • the phase shift amount 01 of the entire phase shift circuit 10C is twice that, and changes from 180 ° to 0 ° according to the frequency.
  • Ei E: • (5) ⁇ CRs + 1 1 + T s
  • C represents the capacitance of the capacitor 14
  • R represents the resistance of the variable resistor 16
  • T the time constant of the CR circuit composed of the capacitor 14 and the variable resistor 16
  • equation (7) indicates that the phase shift circuit 10C of this embodiment has a constant amplitude of the output signal equal to the amplitude of the input signal no matter how the phase between the input and output rotates. ing.
  • phase shift amount 01 of the output voltage Eo with respect to the input voltage Ei is obtained from the equation (6).
  • the frequency ⁇ at which the phase shift amount 01 becomes substantially 90 ° can be changed.
  • FIG. 4 shows a configuration extracted from the phase shift circuit 30C at the subsequent stage shown in FIG.
  • the phase shift circuit 30C at the subsequent stage shown in the figure is configured to shift the phase of the signal input to the input terminal 42 by a predetermined amount to the operational amplifier 32 which is a type of A variable resistor 36 and a capacitor 34 to be input, a resistor 38 inserted between the input terminal 42 and the inverting input terminal of the operational amplifier 32, and a resistor 40 inserted between the output terminal 44 of the operational amplifier 32 and the inverting input terminal. It is composed of
  • phase shift circuit 30C having such a configuration, when a predetermined AC signal is input to the input terminal 42, the voltage VC2 appearing across the capacitor 34 is applied to the non-inverting input terminal of the operational amplifier 32.
  • FIG. 5 is a vector diagram showing a relationship between an input / output voltage of the subsequent phase shift circuit 30C and a voltage appearing on a capacitor or the like.
  • the voltage VC2 appearing at both ends of the capacitor 34 and the voltage VR2 appearing at both ends of the variable resistor 36 are 90 ° out of phase with each other. i. Therefore, when the amplitude of the input signal is constant and only the frequency changes, the voltage V C2 across the capacitor 34 and the voltage V R2 across the variable resistor 36 change along the circumference of the semicircle shown in FIG. I do.
  • the output voltage Eo is obtained by vectorically subtracting the voltage VR2 from the voltage VC2.
  • the input voltage Ei and the output voltage Eo differ only in the direction in which the voltage VR2 is synthesized, and their absolute values are equal. Therefore, the relationship between the magnitude and the phase of the input / output voltage can be represented by an isosceles triangle with the input voltage Ei and the output voltage Eo as hypotenuses and the base at twice the voltage VR2, and the amplitude of the output signal varies with the frequency. Regardless of the amplitude of the input signal, it is understood that the phase shift amount is represented by 02 shown in FIG.
  • the phase difference between the input voltage Ei and the voltage VC2 is theoretically It changes from 0 ⁇ to 90 ° as it changes to ⁇ .
  • the shift amount 02 of the entire phase shift circuit 30C is twice that, and changes from 0 ° to 180 ° according to the frequency.
  • the voltage between both ends of the resistors 38 and 40 is 1 ⁇ r.
  • the value obtained by adding the voltage VR2 across the variable resistor 36 and the voltage Ir across the resistor 38 must be 0.
  • the sum of the voltages VC2 and VR2 at both ends of the capacitor 34 and the variable resistor 36 is the voltage Ei applied to the input terminal 42.
  • T ( CR) in the same manner as above.
  • Equations (13) and (14) described above differ only in sign from Equations (5) and (6) shown for the previous phase shift circuit 10C. Therefore, for the absolute value of the output voltage ⁇ , equation (7) can be applied as it is, and no matter how the phase between the input and output rotates, the amplitude of the output signal is It should be equal to the amplitude of
  • ⁇ 1 t an ', 2-1 •
  • the frequency ⁇ at which the phase shift amount 02 becomes substantially 90 ° can be changed.
  • phase shift circuits 10C and 30C are shifted by a predetermined amount in each of the two phase shift circuits 10C and 30C.
  • the relative phase relationship between the input and output voltages in each of the phase shift circuits 10C and 30C is in the opposite direction, and the two phase shift circuits at a predetermined frequency.
  • a signal with a phase shift of 0 ° is output by the entire 10C and 30C.
  • the output of the subsequent phase shift circuit 30C is returned to the input side of the previous phase shift circuit 10C via the feedback resistor 70, and the returned signal is input to the input terminal (No. 2 Input to the input terminal 22) shown in the figure.
  • the oscillator 1 of this embodiment such a feedback loop is formed, and by setting the loop gain to 1 or more, Sinusoidal oscillation is performed at such a frequency that the phase shift amount becomes 0 ° when making a round of the closed loop.
  • FIG. 6 is a circuit diagram in which the entirety of the two phase shift circuits 10 C and 30 C having the above-described configuration is replaced with a circuit having a transfer function K1, and a circuit having a transfer function K1 and a resistance value R0 A closed loop is formed by the feedback resistor 70 of FIG.
  • FIG. 7 is a circuit diagram obtained by converting the circuit shown in FIG. 6 by Miller's theorem. As shown in FIG. 7, when the feedback resistor 70 having the resistance value R0 is converted into the input shunt resistor, the resistance value Rs Is
  • an ideal phase-shift circuit with a transfer function K1 (all-pass * network) satisfies the condition that the phase shift is 0 ° at any finite frequency, selective As a result, a negative resistance is realized, and oscillation is possible.
  • the input shunt resistor is in the form of being connected in parallel with the input impedance of the phase shift circuit, and the combination of these must be a negative resistance.
  • the resistance value R0 of the force feedback resistor 70 must be set low. Since it is extremely easy to set the input impedance of the phase shift circuit to a high level in design, it is theoretically possible to ignore the effect of the input impedance of the phase shift circuit.
  • each CR circuit in the phase shift circuits 10C and 30C was assumed to be different, and they were set to ⁇ , ⁇ 2 respectively.
  • the phase difference is 0 when. Becomes At this frequency, the input shunt resistance Rs becomes a negative resistance, and simultaneously satisfies the oscillation voltage condition and the frequency condition.
  • the phase shift amount of a signal that goes around the closed loop can be made 0 ° at a certain frequency, and the loop gain at this time becomes 1
  • the frequency at which the phase shift amount is 0 ° depends on the variable resistance in each of the phase shift circuits 10C and 30C. Since it can be changed by changing the resistance value of 16 or 36, a variable frequency oscillator can be easily realized.
  • the resistance value of the resistor 20 is larger than the resistance value of the resistor 18 or the resistance value of the resistor 40 is larger than the resistance value of the resistor 38.
  • the oscillator 1 of this embodiment is configured by combining an operational amplifier, a capacitor, or a resistor, and any of the constituent elements can be formed on a semiconductor substrate. It is easy to form an integrated circuit by forming the whole on a semiconductor substrate.
  • the phase shift circuit 10C is arranged in the preceding stage and the phase shift circuit 30C is arranged in the subsequent stage, respectively. Since the shift amount only needs to be 0 °, the phase shift circuit 30C may be arranged at the front stage and the phase shift circuit 10C may be arranged at the rear stage, and the oscillator may be configured.
  • the oscillator 1 of the first embodiment described above has a phase shift amount of 0 ° due to the entire two phase shift circuits 10 C and 30 C to perform a predetermined oscillating operation.
  • a non-inverting circuit that does not shift may be added.
  • FIG. 8 is a circuit diagram showing a configuration of an oscillator 1A in which a non-inverting circuit 50 is added to the oscillator 1 shown in FIG.
  • the non-inverting circuit 50 includes an operational amplifier 52 having an inverting input terminal grounded via a resistor 54 and a resistor 56 connected between the inverting input terminal and the output terminal. It functions as a buffer having a predetermined amplification determined by the resistance ratio of the two resistors 54 and 56.
  • the non-inverting circuit 50 having such a configuration outputs the input signal without changing the phase, and it is easy to set the loop gain of the oscillator 1 A to 1 or more by adjusting the amplification degree. Becomes (Second embodiment)
  • FIG. 9 is a circuit diagram showing a configuration of an oscillator according to a second embodiment to which the present invention is applied.
  • Each of the oscillators 2 shifts the phase of an input signal by a predetermined amount so that the oscillator 2 operates at a predetermined frequency. It consists of two phase shift circuits 10L and 30L that perform a total phase shift of 0 °, and a return resistor 70 that returns the output of the subsequent phase shift circuit 30L to the input side of the previous phase shift circuit 10L. Have been.
  • FIG. 10 is a diagram extracted from the configuration of the preceding-stage phase shift circuit 10L shown in FIG. 9, and the former-stage phase shift circuit 10L is an operational amplifier (operational amplifier) which is a type of differential input amplifier. 12, a variable resistor 16 and an inductor 17 for shifting the phase of the signal input to the input terminal 22 by a predetermined amount and inputting them to the non-inverting input terminal of the operational amplifier 12, and the inverting input terminal of the input terminal 22 and the operational amplifier 12. And a resistor 20 inserted between the output terminal 24 of the operational amplifier 12 and the inverting input terminal.
  • the phase shift circuit 10 L having such a configuration, when a predetermined AC signal is input to the input terminal 22, the voltage V L1 appearing at both ends of the intagter 17 is applied to the non-inverting input terminal of the operational amplifier 12. You.
  • the resistance 18 and the resistance 20 have the same resistance value, the same current flows through these two resistances 18 and 20, so that the voltage VR3 appears at both ends of the resistance 20.
  • the voltage VR3 appearing at both ends of these two resistors 18 and 20 has the same direction in vector, and considering the inverting input terminal (voltage VL1) of the operational amplifier 12, the resistance 18
  • the output voltage Eo is the input voltage Ei obtained by adding the voltage VR3 between both ends in a vector manner to the input voltage Ei, and the output voltage Eo is obtained by subtracting the voltage VR3 of the resistor 20 in a vector manner.
  • FIG. 11 is a vector diagram showing the relationship between the input / output voltage of the phase shift circuit 10 L and the voltage appearing at the ingector and the like.
  • the voltage V appearing at both ends of the And the voltage VR3 appearing at both ends of the variable resistor 16 is 90 ° out of phase with each other, and the sum of these vectors is the input voltage Ei.
  • the voltage VL1 across the inductor 17 and the voltage VR3 across the variable resistor 16 change along the circumference of the semicircle shown in FIG. I do.
  • the output voltage Eo is the result of the vector subtraction of the voltage VR3 from the voltage VL1.
  • the input voltage Ei and the output voltage Eo differ only in the direction in which the voltage VR3 is synthesized, and their absolute values are equal. Therefore, the relationship between the magnitude and the phase of the input / output voltage can be represented by an isosceles triangle with the input voltage E i and the output voltage E 0 as the hypotenuse and the base as twice the voltage V R3, and the amplitude of the output signal Is the same as the amplitude of the input signal regardless of the frequency, and it can be seen that the amount of phase shift is represented by 03 shown in FIG.
  • the phase difference between the input voltage Ei and the voltage VU is It changes from 90 ° to 0 ° as it changes from ⁇ to ⁇ .
  • the phase shift amount 03 of the entire phase shift circuit 10 L is twice as large as that, and from 180 ° to 0 depending on the frequency. It changes up to.
  • VLl Eo- (-I T)
  • L represents the inductance of the inductor 17
  • R represents the resistance of the variable resistor 16
  • T ( L / R) as in.
  • FIG. 12 is a diagram extracted from the configuration of the phase shift circuit 30 L of the subsequent stage shown in FIG. 9, and the phase shift circuit 30 L of the latter stage is composed of an operational amplifier 32, which is a kind of differential input amplifier, and an operational amplifier 32.
  • the phase of the signal input to the input terminal 42 is shifted by a predetermined amount, and the inductor 37 and the variable resistor 36 input to the non-inverting input terminal of the operational amplifier 32 and the input terminal 42 and the inverting input terminal of the operational amplifier 32. It is composed of a resistor 38 inserted and a resistor 40 inserted between the output terminal 44 of the operational amplifier 32 and the inverting input terminal.
  • phase shift circuit 30L having such a configuration, when a predetermined AC signal is input to the input terminal 42, the voltage V R4 appearing at both ends of the variable resistor 36 is applied to the non-inverting input terminal of the operational amplifier 32. Is done.
  • the same current flows through the two resistors 38 and 40, so that the voltage V L2 appears at both ends of the resistor 40.
  • the voltage V L2 appearing at each end of these two resistors 38 and 40 is vector-wise oriented in the same direction.
  • the inverting input terminal (voltage VR4) of the operational amplifier 32 The sum of the voltage V L2 at both ends of the resistor 38 in a vector manner is the input voltage E i, and the sum of the voltage L 2 across the resistor 40 in a vector manner is the output voltage E o.
  • FIG. 13 is a vector diagram showing a relationship between an input / output voltage of the subsequent phase shift circuit 30L and a voltage appearing in an inductor or the like.
  • the voltage V R4 appearing at both ends of the variable resistor 36 and the voltage V L2 appearing at both ends of the inductor 37 are 90 ° out of phase with each other.
  • the result is the input voltage E i. Therefore, the input signal amplitude is constant and only the frequency is changed.
  • the voltage V R4 across the variable resistor 36 and the voltage V V across the variable resistor 37 along the circumference of the semicircle shown in FIG. L2 changes.
  • the output voltage Eo is obtained by vectorically subtracting the voltage VL2 from the voltage VR4.
  • the output voltage Eo and the output voltage Eo differ only in the direction in which the voltage VL2 is synthesized, and their absolute values are equal. Therefore, the relationship between the magnitude and the phase of the input / output voltage can be represented by an isosceles triangle with the input voltage Ei and the output voltage Eo as hypotenuses and the base at twice the voltage VL2, and the amplitude of the output signal is related to the frequency. It can be seen that the amplitude is the same as the amplitude of the input signal, and the phase shift amount is represented by 04 shown in FIG.
  • the phase difference between the input voltage Ei and the voltage VR4 is theoretically It changes from 0 ° to 90 ° as it changes to.
  • the shift amount 04 of the entire phase shift circuit 30L is twice that, and changes from 0 ° to 180 ° according to the frequency.
  • the value obtained by adding the voltage VL2 across the inductor 37 and the voltage Ir across the resistor 38 must be 0.
  • VL2 + (-1 -r) 0
  • the voltage Ei applied to the input terminal 42 is the sum of the voltages VR4 and VL2 at both ends of the variable resistor 36 and the inductor 37.
  • L represents the inductance of the inductor 37
  • R represents the resistance value of the variable resistor 36
  • T ( L / R)
  • the calculation result of the equation (31) is the same as the calculation result of the equation (13) shown in the first embodiment.
  • the phase shift circuit 30 L of this embodiment is different from the phase shift circuit of the first embodiment. It can be seen that there is the same input-output voltage relationship as 30C. Therefore, no matter how the phase of the input / output signal rotates, the amplitude of the output signal of the phase shift circuit 30L is constant.
  • phase shift amount 4 of the output voltage Eo with respect to the input voltage 02 expressed in the above equation (15) is applied as it is.
  • the amount will be almost 90 °.
  • the frequency ⁇ at which the phase shift amount becomes approximately 90 ° can be changed.
  • the phase is shifted by a predetermined amount in each of the two phase shift circuits 10L and 30L.
  • the relative phase relationship between the input and output voltages in each of the phase shift circuits 10L and 30L is in the opposite direction, and the two phase shift circuits 10L and 30L at a predetermined frequency.
  • a signal with a phase shift of 0 ° is output.
  • the output of the subsequent phase shift circuit 30 L is fed back to the input side of the previous phase shift circuit 10 L via the return resistor 70, and this feedback signal is input to the input terminal ( It is input to the input terminal 22) shown in FIG.
  • such a return loop is formed, and by setting the loop gain to 1 or more, a sine wave is generated at a frequency such that the phase shift amount becomes 0 ° when the loop goes through the closed loop. Wave oscillation occurs.
  • the oscillator 2 of the second embodiment including the above-described two phase shift circuits 10L and 30L can be replaced by a circuit having a transfer function K1, as in the case of the first embodiment.
  • This can be represented by the circuit diagram shown in FIG. Therefore, by performing conversion using the Miller's theorem, the circuit can be represented by the circuit diagram shown in FIG. 7, and the input shunt resistance Rs of the circuit after the conversion can be represented by equation (16).
  • the phase shift amount of a signal that makes a round of the closed loop can be set to 0 ° at a certain frequency, and the loop gain at this time is set to 1 or more.
  • the frequency at which the phase shift amount becomes 0 ° can be changed by changing the resistance value of the variable resistor 16 or 36 in each of the phase shift circuits 10L and 30L.
  • the oscillation frequency ⁇ of the oscillator 2 of this embodiment becomes 1 ZT ⁇ RZL when the time constants of the LR circuits in the two phase shift circuits 10 L and 30 L are the same, for example, By changing R, it can be greatly changed.
  • the phase shift circuit 10L is arranged in the preceding stage and the phase shift circuit 30L is arranged in the subsequent stage, respectively. Since the amount only needs to be 0 °, the oscillator may be configured such that the phase shift circuit 30L is arranged at the front stage and the phase shift circuit 10L is arranged at the rear stage, with the order before and after these being interchanged.
  • the phase shift amount is set to 0 ° by the entirety of the two phase shift circuits 10L and 30L to perform a predetermined oscillation operation.
  • a non-inverting circuit 50 that does not shift the phase may be added to configure the oscillator 2A.
  • FIG. 15 is a circuit diagram showing the configuration of the oscillator according to the third embodiment.
  • the phase of the input signal is shifted by a predetermined amount so that the oscillator 3 has a total of 0 at a predetermined frequency.
  • the output of the subsequent phase shift circuit 30 L is returned to the input side of the previous phase shift circuit 10 C via the return resistor 70, and the returned signal is input to the phase shift circuit 10 C.
  • Terminal No. 2 Input to the input terminal 22 shown in the figure.
  • the oscillator 3 of this embodiment such a feedback loop is formed, and by setting the loop gain to 1 or more, the amount of phase shift is 0 when the loop goes through the closed loop.
  • Sine wave oscillation is performed at a frequency such that
  • the oscillator 3 of the third embodiment including the above-described two phase shift circuits 10 C and 30 L can be replaced by a circuit having a transfer function K 1 as in the case of the first embodiment. It can be represented by the circuit diagram shown in FIG. Therefore, the conversion by the Miller's theorem can be represented by the circuit diagram shown in FIG. 7, and the input shunt resistance Rs of the circuit after the conversion can be represented by equation (16).
  • the transfer function of the phase shift circuit 30L at the subsequent stage of this embodiment is the same as each transfer function of the phase shift circuit 30C at the latter stage of the first embodiment.
  • the overall transfer function K1 of the platform connecting the two phase shift circuits 10C and 30L the one shown in equation (19) can be applied as it is. Therefore, between the entire input and output connecting the two phase shift circuits 10C and 30L, As a result, the oscillation voltage condition and the frequency condition are satisfied at the same time.
  • the amount of phase shift of the signal that makes a round of the closed loop is zero at a certain frequency.
  • the loop gain at this time is 1 or more, sine wave oscillation is maintained.
  • the frequency at which the phase shift amount becomes 0 ° can be changed by changing the resistance value of the variable resistor 16 or 36 in each of the phase shift circuits 10 C and 30 L. Can be realized.
  • the inductor 37 can be formed on the semiconductor substrate by forming a spiral conductor by a photolithography method or the like. By using such an inductor 37, it is easy to form an integrated circuit by forming the entire oscillator 3 on a semiconductor substrate together with other components (such as an operational amplifier and a resistor).
  • the time constant T of the CR circuit of the preceding phase shift circuit 10C is CR
  • the time constant T of the LR circuit of the subsequent phase shift circuit 30L is LZR.
  • the denominator for example, to form the entire oscillator 3 on a semiconductor substrate
  • the variable resistors 16 and 36 are formed by FETs in particular, it is possible to suppress the fluctuation of the oscillation frequency due to the temperature change of the resistance value of each variable resistor, so-called temperature compensation.
  • the phase shift circuit 10C is arranged in the preceding stage, and the phase shift circuit 30L is arranged in the subsequent stage.
  • the oscillator may be configured by exchanging the order before and after, by arranging the phase shift circuit 30L in the preceding stage and the phase shifting circuit 10C in the subsequent stage.
  • a non-inverting circuit 50 that outputs the input signal without shifting the phase may be connected to the output side of the phase shift circuit 30L.
  • FIG. 16 is a circuit diagram showing a configuration of an oscillator according to a fourth embodiment.
  • Each of the oscillators 4 shifts the phase of an input signal by a predetermined amount to obtain a total of 0 ° at a predetermined frequency. It is composed of two phase shift circuits 10 L and 30 C that perform the phase shift of the phase shift circuit, and a feedback resistor 70 that feeds back the output of the subsequent phase shift circuit 30 C to the input side of the previous phase shift circuit 10 L. I have.
  • the phase is shifted by a predetermined amount by each of the two phase shift circuits 10 L and 30 C included in the oscillator 4 of the fourth embodiment. .
  • the relative phase relationship between the input and output voltages in each of the phase shift circuits 10L and 30C is opposite, and two phase shifts at a certain frequency.
  • a signal having a phase shift amount of 0 ° is output by the entire circuits 10L and 30C.
  • the output of the subsequent phase shift circuit 30 C is returned to the input side of the previous phase shift circuit 10 L via the feedback resistor 70, and this feedback signal is input to the input terminal of the phase shift circuit 10 L. (Input terminal 22 shown in FIG. 10).
  • a feedback loop is formed, and by setting the loop gain to 1 or more, the sine wave at a frequency such that the phase shift amount becomes 0 ° when making a round of the closed loop. Oscillation is performed.
  • the oscillator of the fourth embodiment including the two phase shift circuits 10 L and 30 C described above 4 can be represented by a circuit diagram shown in FIG. 6 when the whole is replaced with a circuit having a transfer function Kl, similarly to the platform of the first embodiment. Therefore, the conversion by the Miller's theorem can be represented by the circuit diagram shown in FIG. 7, and the input shunt resistance Rs of the circuit after the conversion can be represented by equation (16).
  • the transfer function of the preceding-stage phase shift circuit 10L of this embodiment is the same as each transfer function of the preceding-stage phase shift circuit 10C of the first embodiment.
  • the phase shift amount of a signal that goes around the closed loop can be set to 0 ° at a certain frequency, and the loop gain at this time can be reduced.
  • Sine wave oscillation is maintained by setting it to 1 or more.
  • the frequency at which the phase shift amount is 0 ° can be changed by changing the resistance value of the variable resistor 16 in each phase shift circuit 10L and 30C. Oscillator can be realized.
  • the inductor 17 can be formed on a semiconductor substrate by forming a spiral conductor by a photolithography method or the like.
  • the inductor 17 it is easy to form an integrated circuit by forming the entire oscillator 4 on a semiconductor substrate together with other components (such as an operational amplifier and a resistor).
  • the time constant T of the LR circuit of the preceding phase shift circuit 10 L is L ZR
  • the time constant T of the CR circuit of the succeeding phase shift circuit 30 C is CR.
  • the oscillator 4 is formed entirely on a semiconductor substrate and the variable resistors 16 and 36 are formed by FETs, the oscillation frequency of the resistance value of each variable resistor with respect to a temperature change is changed. It is possible to suppress fluctuations, so-called temperature capture.
  • the phase shift circuit 10L is provided in the preceding stage, and the phase shift circuit 30C is provided in the subsequent stage. Therefore, the phase shift circuit 30C may be arranged at the front stage and the phase shift circuit 10L may be arranged at the subsequent stage to form an oscillator. Further, as shown in FIG. 8 or FIG. 14, a non-inverting circuit 50 for outputting the phase of the input signal without shifting the phase may be connected to the output side of the phase shift circuit 30C.
  • the oscillator of each of the above-described embodiments is configured by combining two phase shift circuits in which the relative phase relationship between the input and output signals is opposite, as shown in FIGS. 3 and 5.
  • An oscillator may be configured by combining two phase shift circuits having the same phase relationship.
  • FIG. 17 is a circuit diagram showing the configuration of the oscillator according to the fifth embodiment.
  • the oscillator 5 includes two phase shift circuits 10 C whose configuration is shown in FIG. It comprises a phase inversion circuit 80 for further inverting the phase of the output signal of the first stage, and a return resistor 70 for returning the output of the phase inversion circuit 80 to the input side of the preceding phase shift circuit 10C.
  • the phase inversion circuit 80 is connected between an inverting input terminal via a resistor 84 and an inverting input terminal of a non-inverting input terminal of the operational amplifier 82 and a non-inverting input terminal of the operational amplifier 82. And a resistor 86 connected to the resistor 86.
  • an AC signal is input to the inverting input terminal of the operational amplifier 82 via the resistor 84, an inverted signal having an inverted phase is output from the output terminal of the operational amplifier 82. Is obtained from the output terminal 92 of the oscillator 5 shown in FIG.
  • the phase inversion circuit 80 has a predetermined amplitude determined by the resistance ratio of the two resistors 84 and 86.
  • each of the two phase shift circuits 10 has a phase shift amount of 180 0 as the frequency ⁇ of the input signal changes from 0 to ⁇ . ° to 0 ⁇ .
  • the shift amount is 90 °. Therefore, the phase is shifted by 180 ° by the entire two phase shift circuits 10C, and the phase is inverted by the phase inverting circuit 80 provided at the subsequent stage.
  • a signal in which the phase shift amount becomes 0 ° in one cycle is output from the phase inversion circuit 80 c
  • a sine wave oscillation having a frequency ⁇ is performed.
  • the transfer function K21 of each of the two phase shift circuits 10C is expressed as follows: When the time constant of the CR circuit in each phase shift circuit 10C is ⁇ , ⁇ in Equation (17) is replaced by ⁇ ,
  • equation (33) is equal to the overall transfer function when the two phase shift circuits 10 C and 30 C shown in the first embodiment are connected. It can be seen that the configuration in which the two phase shift circuits 10C and the phase inversion circuit 80 are connected is equivalent to the configuration of the oscillator 1 shown in FIG. 1 in the first embodiment.
  • the loop gain is set to 1 or more by setting the amplification degree of the phase inversion circuit 80 or the amplification degree of the two phase shift circuits 10C to an appropriate value and setting the loop gain to 1 or more. Then, a sine wave oscillation is held at a frequency such that the phase shift amount becomes 0 °.
  • each phase shift circuit 10C by varying the resistance value R of the variable resistor 16 in each phase shift circuit 10C, the amount of phase shift in each phase shift circuit 10C can be changed, so that the phase inversion circuit 80 and the two phase shift circuits 10C can be changed.
  • the frequency at which the phase shift amount becomes 0 ° in total can be changed as a whole, and the variable frequency oscillator 5 can be easily realized.
  • the oscillator 5 of this embodiment is formed by combining an operational amplifier, a capacitor, or a resistor, and any of the components can be formed on a semiconductor substrate. Therefore, it is easy to form the entire oscillator 5 capable of adjusting the oscillation frequency on a semiconductor substrate to form an integrated circuit.
  • FIG. 18 is a circuit diagram illustrating a configuration of an oscillator according to a sixth embodiment.
  • the oscillator 6 includes two phase shift circuits 30C illustrated in FIG. 4 and output signals of a subsequent phase shift circuit 30C. And a feedback resistor 70 that feeds back the output of the phase inversion circuit 80 to the input side of the preceding phase shift circuit 30C.
  • the phase inversion circuit 80 inverts the phase of the input signal, and simultaneously with this phase inversion, a signal obtained by amplifying the input signal with a predetermined amplification factor Is output.
  • each of the two phase shift circuits 30 changes the phase shift amount from 0 ° to 180 ° as the frequency ⁇ of the input signal changes from 0 to ⁇ .
  • the amount of phase shift in each of the two phase shift circuits 30C Becomes 90 °. Therefore, the phase is shifted by 180 ° by the whole of the two phase shift circuits 30C, and the phase is inverted by the phase inversion circuit 80 provided at the subsequent stage.
  • a signal having a phase shift of 0 ° is output from the phase inversion circuit 80.
  • a sine wave oscillation having the frequency ⁇ is performed.
  • the configuration in which the two phase shift circuits 30C and the phase inversion circuit 80 are connected in this embodiment is different from the configuration in which the two phase shift circuits 10C and 30C are connected in the first embodiment, and the configuration in which the two phase shift circuits 10C and 30C are connected in the fifth embodiment. It can be said that this is equivalent to a configuration in which one phase shift circuit 10C and a phase inversion circuit 80 are connected.
  • the loop gain is set to 1 or more by setting the amplification degree of the phase inversion circuit 80 or the amplification degree of the two phase shift circuits 30C to an appropriate value, and thereby making one round Then, the sinusoidal wave oscillation is maintained at a frequency such that the phase shift amount becomes 0 °.
  • each phase shift circuit 30C by varying the resistance value R of the variable resistor 36 in each phase shift circuit 30C, the amount of phase shift in each phase shift circuit 30C can be changed, so that the phase inversion circuit 80 and the two phase shift circuits 30C entirety by the amount of phase shift can Rukoto changing the frequency to be 0 beta total, it is possible to easily realize the oscillator 6 frequency-variable.
  • the oscillator 6 of this embodiment is configured by combining an operational amplifier, a capacitor, or a resistor, and any of the constituent elements can be formed on a semiconductor substrate. It is also easy to form an integrated circuit by forming the entire structure on a semiconductor substrate.
  • FIG. 19 is a circuit diagram showing the configuration of the oscillator according to the seventh embodiment.
  • the oscillator 7 has two phase shift circuits 10L whose configuration is shown in FIG. 10 and output signals of the subsequent phase shift circuit 10L.
  • a phase inversion circuit 80 for further inverting the phase of the signal, and a return resistor 70 for feeding back the output of the phase inversion circuit 80 to the input side of the preceding phase shift circuit 10L.
  • each of the two phase shift circuits 10L has a phase shift amount from 180 ° to 0 ° as the frequency ⁇ of the input signal changes from 0 to ⁇ . Change.
  • phase inversion circuit 80 By returning the output of the phase inversion circuit 80 to the input side of the preceding phase shift circuit 10L via the feedback resistor 70, a sine wave oscillation having a frequency ⁇ is performed.
  • each of the two phase shift circuits 10 L has the same input-output voltage relationship as the phase shift circuit 10 C whose configuration is shown in FIG.
  • the transfer function can be represented by K21 shown in equation (32). Therefore, the entire transfer function of the stage where the two phase shift circuits 10 L and the phase inversion circuit 80 are connected can also be expressed by K 11 expressed by the equation (33).
  • the calculation result of the transfer function K11 shown in the equation (33) is obtained by converting ⁇ and ⁇ 2 of the transfer function K1 shown in the equation (19) in the first embodiment into ⁇ . Equivalent to replaced.
  • the configuration in which the two phase shift circuits 10 L and the phase inversion circuit 80 are connected in this embodiment is equivalent to the configuration in which the two phase shift circuits 10 C and 30 C are connected in the first embodiment. .
  • the oscillator 7 by setting the width of the phase inverting circuit 80 or the width of the two phase shift circuits 10L to an appropriate value and setting the loop gain to 1 or more, one cycle is performed. Then, the sinusoidal wave oscillation is maintained at a frequency such that the phase shift amount becomes 0- °.
  • each phase shift circuit 10L by varying the resistance value R of the variable resistor 16 in each phase shift circuit 10L, the amount of phase shift in each phase shift circuit 10L can be changed. With the entire circuit 80, the frequency at which the phase shift amount becomes 0 ° can be changed by the total, so that the variable frequency oscillator 7 can be easily realized.
  • FIG. 20 is a circuit diagram showing the configuration of the oscillator according to the eighth embodiment.
  • the oscillator 8 has two phase shift circuits 30L whose configuration is shown in FIG. 12 and the output of the subsequent phase shift circuit 30L. It comprises a phase inversion circuit 80 for further inverting the phase of the signal, and a feedback resistor 70 for feeding back the output of the phase inversion circuit 80 to the input side of the preceding phase shift circuit 30L.
  • phase inversion circuit 80 Since the phase is shifted and the phase is inverted by a phase inversion circuit 80 provided in the subsequent stage, a signal in which the phase makes a round and the phase shift amount becomes 0 ° as a whole is output from the phase inversion circuit 80.
  • a sine wave oscillation having a frequency ⁇ is performed.
  • each of the two phase shift circuits 30L has the same input-output voltage relationship as the phase shift circuit 30C shown in FIG.
  • the function can be represented by K31 shown in equation (34). Therefore, the entire transfer function of the stage where the two phase shift circuits 30 L and the phase inversion circuit 80 are connected can also be represented by K12 expressed by the equation (35).
  • (35) calculation result of the transfer function K12 shown in expression obtained by replacing the transfer function K1 shown in the first embodiment (19) T, and the T 2 to T be equivalent to. That is, it can be said that the configuration in which the two phase shift circuits 30 L and the phase inversion circuit 80 are connected in this embodiment is equivalent to the configuration in which the two phase shift circuits 10 C and 30 C are connected in the first embodiment. .
  • each phase shift circuit 30L by varying the resistance value R of the variable resistor 36 in each phase shift circuit 30L, the amount of phase shift in each phase shift circuit 30L can be changed, so that the phase inversion circuit 80 and two phase shift circuits The frequency at which the phase shift amount becomes 0 ° in total can be changed by the entire 30 L, and the variable frequency oscillator 8 can be easily realized.
  • the inctor 37 can be formed on a semiconductor substrate by forming a spiral-shaped conductor by photolithography or the like.
  • an inductor 37 By using such an inductor 37, it is easy to form the entire oscillator 8 together with the other components (the operational amplifier and the resistor) on a semiconductor substrate to form an integrated circuit.
  • FIG. 21 is a circuit diagram showing a configuration of an oscillator according to a ninth embodiment, in which an oscillator 9A includes phase shift circuits 10C and 10L having the configuration shown in FIG. 2 or FIG. It is composed of a phase inversion circuit 80 for further inverting the phase of the output signal of the subsequent phase shift circuit 10 L, and a feedback resistor 70 for feeding back the output of the phase inversion circuit 80 to the input side of the preceding phase shift circuit 10 C. ing.
  • each of the phase shift circuits 10 C and 10 L shifts the phase as the frequency ⁇ of the input signal changes from 0 to ⁇ .
  • the amount varies from 180 ° to 0 °.
  • the time constant of the CR circuit in the phase shift circuit 10 C is the same as the time constant of the LR circuit in the phase shift circuit 10 L
  • a signal having a shift amount of 0 ° is output from the phase inversion circuit 80.
  • a sine wave oscillation having a frequency ⁇ is performed.
  • the amount of phase shift in each of the phase shift circuits 10C and 10L can be changed.
  • the frequency at which the total phase shift amount becomes 0 ° can be changed by the entirety of the two phase shift circuits 10C and 10L, and the variable frequency oscillator 9A can be easily realized.
  • the inductor 17 has a force that can be formed on the semiconductor substrate by forming a spiral conductor by photolithography or the like.
  • the use of 17 makes it easy to form an integrated circuit by forming the entire oscillator 9A on a semiconductor substrate together with other components (such as an operational amplifier and a resistor).
  • the time constant T of the CR circuit of the preceding phase shift circuit 10C is CR
  • the time constant T of the LR circuit of the succeeding phase shift circuit 10L is LZR.
  • the phase shift circuit 10C is arranged in the preceding stage and the phase shift circuit 10L is arranged in the subsequent stage. Since the angle only needs to be 180 °, the oscillator may be configured by exchanging the order before and after, by arranging the phase shift circuit 10L at the front stage and the phase shift circuit 10C at the rear stage.
  • FIG. 22 is a circuit diagram showing a configuration of an oscillator according to a tenth embodiment.
  • An oscillator 9B includes phase shift circuits 30L and 30C having the configuration shown in FIG. 12 or FIG. It is composed of a phase inversion circuit 80 for further inverting the phase of the output signal of 30C, and a return resistor 70 for returning the output of the phase inversion circuit 80 to the input side of the preceding phase shift circuit 30L.
  • each of the phase shift circuits 30L and 30C has a phase shift amount of 0 as the frequency ⁇ of the input signal changes from 0 to ⁇ . It changes from ° to 180 °.
  • the time constant of the LR circuit in the phase shift circuit 30L is the same as the time constant of the CR circuit in the phase shift circuit 30C.
  • the phase shift amount at each of 30C is 90 °. Therefore, the phase is shifted by 18 ( ⁇ ) by the entire two phase shift circuits 30L and 30C, and the phase is inverted by the phase inversion circuit 80 provided at the subsequent stage.
  • a signal having a phase shift amount of 0 ° is output from the phase inverting circuit 80.
  • the output of the phase inverting circuit 80 is fed back to the input side of the preceding phase shift circuit 30L via the feedback resistor 70, so that the frequency is increased.
  • a sine wave oscillation having ⁇ is performed.
  • the amount of phase shift in each of the phase shift circuits 30L and 30C can be changed.
  • the frequency at which the phase shift amount becomes 0 ° in total can be changed by 30C and the entirety of the phase inverting circuit 80, and the variable frequency oscillator 9B can be easily realized.
  • the inctor 37 can be formed on a semiconductor substrate by forming a spiral conductor by a photolithography method or the like. By using this, it is easy to form an integrated circuit by forming the entire oscillator 9B on a semiconductor substrate together with other components (such as an operational amplifier and a resistor).
  • the time constant T of the LR circuit of the preceding phase shift circuit 30L is LZR
  • the time constant of the CR circuit of the subsequent phase shift circuit 30C is CR.
  • the oscillator 9B is formed entirely on a semiconductor substrate and two variable resistors 36 are formed by FETs, the oscillation frequency for the temperature change of the resistance value of each variable resistor Thus, so-called temperature compensation can be suppressed.
  • the phase shift circuit 30L is arranged in the preceding stage and the phase shift circuit 30C is arranged in the subsequent stage. Since the shift amount only needs to be 180 °, the oscillator may be configured such that the phase shift circuit 30C is arranged in the front stage and the phase shift circuit 30L is arranged in the subsequent stage by exchanging these before and after. Good.
  • the oscillator of each of the above-described embodiments is configured by two phase shift circuits or two phase shift circuits and a non-inverting circuit or a phase inverting circuit.
  • a predetermined oscillation operation is performed by setting the total phase shift amount to 0 ° at a predetermined frequency. Therefore, focusing only on the amount of phase shift, there is a certain degree of freedom in the order in which a plurality of circuits are connected, and the connection order can be determined as necessary.
  • FIG. 23 is a diagram showing a connection state of a case where an oscillator is configured by combining two phase shift circuits and a non-inverting circuit.
  • the feedback impedance element 70a most commonly uses a feedback resistor 70 as shown in FIG.
  • the return impedance element 70a may be formed by a capacitor or an inctor, or may be formed by combining a resistance and a capacitor or an inductor.
  • FIG. 23 (A) shows a configuration in which a non-inverting circuit 50 is arranged at the subsequent stage of the two phase shift circuits, and the oscillator 1A shown in FIG. 8 and the oscillator shown in FIG. It corresponds to oscillator 2A.
  • a large output current can be taken out by providing the non-inverting circuit 50 with an output buffer function.
  • FIG. 23 (B) shows a configuration in which a non-inverting circuit 50 is arranged between two phase shift circuits. As described above, when the non-inverting circuit 50 is disposed in the middle, mutual interference between the preceding phase shift circuit and the subsequent phase shift circuit can be completely prevented.
  • FIG. 23 (C) a configuration in which the non-inverting circuit 50 is arranged at the preceding stage of the two phase shifting circuits is shown.
  • the effect of the return impedance element 70a on the circuit can be minimized.
  • FIG. 24 is a diagram showing a connection state in a case where an oscillator is configured by combining two phase shift circuits and a phase inversion circuit.
  • the return impedance element 70a most commonly uses the feedback resistor 70.
  • the return impedance element 70a may be formed by a capacitor or an inductor, or may be formed by combining a resistor and a capacitor or an inccutor.
  • FIG. 24 (A) shows a configuration in which a phase inverting circuit 80 is arranged after the two phase shifting circuits, and the oscillator 5 shown in FIG. 17 and the oscillator 5 shown in FIG. It corresponds to oscillator 6 and so on.
  • a large output current can be obtained by providing the phase inversion circuit 80 with an output buffer function.
  • phase inverting circuit 80 is arranged between the two phase shifting circuits.
  • Mutual interference between the phase circuits can be completely prevented.
  • phase shift circuit 80 As shown in FIG. 24 (C), a configuration in which the phase inverting circuit 80 is placed in front of the two phase shift circuits is shown. The influence of the feedback impedance element 70a on the phase shift circuit can be minimized. Further, the phase shift circuit shown in each of the above embodiments includes the variable resistor 16 or 36. Specifically, these variable resistors 16 and 36 can be realized using a mounting type or MOS type FET.
  • FIG. 25 is a diagram showing the composition of the phase shift circuit when the variable resistors 16 or 36 in the two types of phase shift circuits 10 C or 30 C having CR circuits are replaced with FETs.
  • FIG. 25 (A) shows a configuration in which the variable resistor 16 is replaced with an FET in the phase shift circuit 10C.
  • Fig. 25 (B) shows that variable resistor 36 is connected to FE in phase shift circuit 30C. The replaced configuration is shown.
  • FIG. 26 is a diagram showing the configuration of a phase shift circuit in which the variable resistor 16 or 36 in the two types of phase shift circuits 10L or 30L having an LR circuit is replaced with an FET.
  • FIG. 26 (A) shows a configuration in which the variable resistor 16 is replaced with an FET in the phase shift circuit 10L.
  • FIG. 26 (B) shows a configuration in which the variable resistor 36 is replaced with a FET in the phase shift circuit 30L.
  • the gate voltage is variably controlled and this channel resistance is controlled within a certain range.
  • the amount of phase shift in each phase shift circuit can be changed arbitrarily. Therefore, since the frequency at which the phase shift amount of the signal that makes a round in each oscillator becomes 0 ° can be changed, the oscillation frequency can be arbitrarily changed.
  • variable resistor is constituted by one FET, that is, a p-channel or n-channel FET, but the p-channel FET and the n-channel FET are connected.
  • One variable resistor may be configured by connecting in parallel. The magnitude of the gate voltage may be changed in a case where the resistance value is varied. In this way, by combining two FETs to form a variable resistor, the non-linear region of the FETs can be improved, and the distortion of the oscillation output can be reduced.
  • phase shift circuit 10C or 30C shown in each of the above-described embodiments changes the phase shift amount by changing the resistance value of the variable resistor 16 or 36 connected in series with the capacitor 14 or 34.
  • the entire oscillation frequency is changed by the above, the entire oscillation frequency may be changed by forming the capacitors 14 and 34 by variable capacitance elements and changing the capacitance.
  • FIG. 27 is a diagram showing a configuration of a phase shift circuit of a base in which the capacitor 14 or 34 in the phase shift circuit 10C or 30C shown in each embodiment is replaced with a variable capacitance diode.
  • FIG. 27 (A) shows a configuration in which the variable resistor 16 is replaced with a fixed resistor and the capacitor 14 is replaced with a variable capacitance diode in one of the phase shift circuits 10C shown in FIG. 1 and the like.
  • Figure 27 (B) shows the other In the phase shift circuit 30C, a configuration is shown in which the variable resistor 36 is replaced with a fixed resistor and the capacitor 34 is replaced with a variable capacitance diode.
  • each variable capacitance diode blocks its direct current when applying a reverse bias voltage between the anode and cathode of the variable capacitance diode.
  • the impedance is extremely small at the operating frequency, that is, it has a large capacitance. Since the potential at both ends of the capacitor shown in Figs. 27 (A) and (B) is constant when viewed from the DC component, a reverse bias voltage larger than the amplitude of the AC component must be applied between the anode and cathode.
  • each variable capacitance diode can function as a variable capacitance capacitor.
  • the capacitor 14 or 34 is composed of a variable capacitance diode, and the magnitude of the reverse bias voltage applied between the anode and the cathode is variably controlled so that the capacitance of the variable capacitance diode is within a certain range.
  • the phase shift amount in each phase shift circuit can be changed arbitrarily. Therefore, it is possible to change the frequency at which the phase shift amount of the signal that makes a round in each oscillator becomes 0 °, and it is possible to arbitrarily change the oscillation frequency of the oscillator.
  • variable capacitance diode was used as the variable capacitance element, but the source and the drain were connected to a fixed potential in a DC manner, and a variable voltage was applied to the gate.
  • FETs may be used.
  • the potentials at both ends of the variable capacitance diodes shown in FIGS. 27 (A) and (B) are fixed in a DC manner, these variable capacitance diodes need only be replaced with the FETs described above.
  • the gate capacitance that is, the capacitance of the FET can be changed.
  • FIGS. 27 (A) and (B) show a configuration in which the variable resistor 16 is used and the capacitor 14 is replaced with a variable capacitance diode in one of the phase shift circuits 10C shown in FIG. 1 and the like.
  • FIG. 2D shows a configuration in which a variable resistor 36 is used and the capacitor 34 is replaced with a variable capacitance diode in the other phase shift circuit 30 C shown in FIG. 1 and the like. Have been. In these, it is natural that the variable capacitance diode may be replaced with a variable gate capacitance FET.
  • variable resistors shown in FIGS. 27 (C) and (D) can be formed by utilizing the channel resistance of FET as shown in FIG.
  • the nonlinear region of the FET can be improved, so that distortion of the oscillation signal is reduced. can do.
  • each phase shift is performed by arbitrarily changing the resistance value of the variable resistance and the capacitance of the variable capacitance element within a certain range.
  • the amount of phase shift in the circuit can be changed. Therefore, the frequency at which the phase shift amount of the signal that goes round in each oscillator becomes 0 ° can be changed, and the oscillation frequency can be arbitrarily changed.
  • phase shift circuit 10 L or 30 L shown in each of the above-described embodiments is configured such that the phase shift amount is obtained by changing the resistance value of the variable resistor 16 or 36 connected in series with the inductor 17.
  • Inktors 17 and 37 may be formed by a variable inductor, and the overall oscillation frequency may be changed by changing the inductance.
  • FIG. 28 is a diagram showing a configuration of a phase shift circuit when the inductor 17 or 37 in the phase shift circuit 10 L or 30 L shown in each embodiment is replaced with a variable inductor.
  • Fig. 28 (A) shows a configuration in which the variable resistor 16 is replaced with a fixed resistor and the inductor 17 is replaced with a variable inductor 17a in one of the phase shift circuits 10L shown in Fig. 9 and the like.
  • FIG. 28 (B) shows a configuration in which the variable resistor 36 is replaced with a fixed resistor and the inductor 37 is replaced with a variable inductor 37a in the other phase shift circuit 30L shown in FIG. 9 and the like. I have.
  • the inductor 17 or 37 is replaced with the variable inctor 17a or 37a, and the inductance of the inductor 17 or 37 can be changed arbitrarily within a certain range to change the amount of phase shift in each phase shift circuit. . Therefore, the phase shift amount of the signal that goes round in each oscillator is 0.
  • the oscillation frequency can be changed
  • the wave number can be changed arbitrarily.
  • FIGS. 28 (A) and (B) described above only the inductance of the variable inductor 17a or 37a is changed, but the resistance of the variable resistor 16 or 36 may be changed at the same time.
  • FIG. 28 (C) shows a configuration in which the variable resistor 16 is used and the inductor 17 is replaced by the variable inductor 17a in the phase shift circuit 10L shown in FIG. 9 and the like.
  • FIG. 28 (D) shows a configuration in which, in the phase shift circuit 30L shown in FIG. 9 and the like, a variable resistor 36 is used and the ingktor 37 is replaced with a variable inductor 37a.
  • variable resistors shown in FIGS. 28 (C) and (D) can be formed by utilizing the channel resistance of FET as shown in FIG.
  • the nonlinear region of the FET can be improved, thus reducing oscillation signal distortion. can do.
  • the phase shift circuit is configured by combining the variable resistor and the variable inductor, the resistance value of the variable resistor and the inductance of the variable inductor are arbitrarily changed within a certain range, and the phase shift circuit in each phase shift circuit is changed.
  • the amount of phase shift can be changed. Therefore, the phase shift amount of the signal that makes a round in each oscillator is 0.
  • the oscillation frequency can be arbitrarily changed.
  • a plurality of resistors, capacitors, or inductors having different element constants are provided, and by switching the switches, these plural One or more of the elements may be selected.
  • the element constants can be switched discontinuously depending on the number of elements connected by switch switching and the connection method (series connection, parallel connection or a combination of these).
  • a variable resistor instead of a variable resistor, prepare a plurality of resistors in a series of 2 n, such as R, 2 R, 4 R,.... By connecting in series, switching of resistance values at equal intervals can be easily realized with fewer elements.
  • capacitors instead of capacitors, prepare multiple capacitors of a series of 2 n, such as C, 2 C, 4 C,... By selecting a desired number and connecting them in parallel, it is possible to easily realize the switching of the capacitance at equal intervals with a smaller number of elements.
  • FIG. 29 is a diagram showing a specific example of the variable inductor 17a shown in FIG. 28, and schematically shows a planar structure formed on a semiconductor substrate. Note that the structure of the variable inductor 17a shown in the figure can be applied to the variable inductor 37a as it is.
  • variable inductor 17a shown in FIG. 29 includes a spiral inductor conductor 112 formed on a semiconductor substrate 110, a control conductor 114 formed around the outer periphery of the spiral inductor conductor 112, and these inductor conductors 112 and An insulating magnetic body 118 is formed so as to cover both the control conductors 114.
  • the semiconductor substrate 110 is, for example, an n-type silicon substrate (n-Si substrate) or another semiconductor material (for example, an amorphous material such as germanium or amorphous silicon). Further, the inductor conductor 112 is formed of a metal thin film such as aluminum or gold, or a semiconductor material such as polysilicon in a spiral shape.
  • variable inductor 17a In addition to the variable inductor 17a, other components for the oscillator shown in FIG. 9 and the like are formed on the semiconductor substrate 110 shown in FIG. 29.
  • FIG. 30 is a diagram showing in more detail the shapes of the inductor conductor 112 and the control conductor 114 of the variable inductor 17a shown in FIG. 29, and the inner conductor 112 located on the inner peripheral side is It is formed in a spiral shape with a predetermined number of turns (for example, about 4 turns), and two terminal electrodes 122 and 124 are connected to both ends.
  • the control conductor 114 located on the outer peripheral side is formed in a spiral shape having a predetermined number of turns (for example, about two turns), and two control electrodes 126 and 128 are connected to both ends.
  • FIG. 31 is an enlarged cross-sectional view taken along line AA of FIG. 30.
  • FIG. 1 As shown in the cross section of the insulating magnetic body 118 including the inductor conductor 112 and the control conductor 114, FIG. Inductor conductor 112 and control conductor 1 via insulating magnetic film 118a on the surface 14 are formed, and the surface thereof is coated with an insulating magnetic film 118b.
  • the two magnetic films 118a and 118b form the insulating magnetic material 118 shown in FIG.
  • the magnetic films 118a and 118b various magnetic films such as gamma-fluorite-barium-fluorite can be used.
  • Various materials and methods for forming these magnetic films are conceivable.
  • MBE method molecular beam epitaxy
  • the insulating film 130 is formed of a non-magnetic material, and covers the space between each of the inductor conductor 112 and the control conductor 114. By eliminating the magnetic films 118a and 118b between the orbital portions in this way, it is possible to minimize the leakage magnetic flux generated between the orbital portions.
  • the variable inductor 17a having a large inductance can be realized by effectively utilizing the above.
  • variable inductor 17a shown in FIG. 29 and the like is formed so that the insulating magnetic body 118 (magnetic film 118a, 118b) is formed so as to cover the ink conductor 112 and the control conductor 114.
  • the inductance itself of the inductor conductor 112 can be directly changed, and furthermore, the inductor conductor 112 can be formed on the semiconductor substrate 110 by using a thin film forming technique or a semiconductor K fabrication technique, thereby facilitating the manufacturing. Further, since other components of the oscillator can be formed on the semiconductor substrate 110, it is suitable for a base on which the entire oscillator of each embodiment is integrally formed by integration.
  • the saturation magnetization characteristics of the insulating magnetic body 118 can be changed, and the inductance of the inductor conductor 112 can be changed within a certain range.
  • variable inductor 17a shown in FIG. 29 and the like has been described by taking as an example the case where the inductor conductor 112 and the like are formed on the semiconductor substrate 110, but the variable inductor 17a is formed on various insulating or conductive substrates such as ceramics. It may be formed.
  • a conductive material such as metal powder (MP) may be used.
  • MP metal powder
  • each orbital portion of the inductor conductor 112 or the like is short-circuited and does not function as an inductor conductor. It is necessary to electrically insulate the inductor conductor from the conductive magnetic film.
  • the insulating method there are a method of forming an insulating oxide film by oxidizing the inductor conductor 112 and the like, and a method of forming a silicon oxide film or a nitride film by a chemical vapor deposition method or the like.
  • conductive materials such as metal powder have an advantage of being able to secure a large inductance since they have higher magnetic permeability than insulating materials such as gamma-flight.
  • variable inductor 17a shown in FIG. 29 and the like, the entirety of both the ink conductor 112 and the control conductor 114 is covered with the insulating magnetic material 118. May be formed.
  • FIG. 34 is a diagram showing a variable inductor in which an insulating magnetic body 118 is partially formed.
  • the insulating magnetic body 118 is formed so as to cover a part of the inductor conductor 112 and a part of the control conductor 114.
  • a magnetic path is formed by the insulative magnetic body 118 formed partially.
  • the magnetic path is narrowed, so that the magnetic flux generated by the ingta conductor 112 and the control conductor 114 is reduced. Is likely to be saturated.
  • variable inctor 17a shown in FIG. 29 and the like is formed by concentrically winding an inductor conductor 112 and a control conductor 114, and these conductors are formed at adjacent positions on the surface of the semiconductor substrate 110. Then, a magnetic path may be provided between them by a magnetic path formed of an insulating or conductive magnetic material.
  • FIG. 35 is a plan view schematically showing a variable inductor 17b when an inductor conductor and a control conductor are arranged side by side, and the variable inductor 17b is formed on the semiconductor substrate 110.
  • FIG. 36 is a diagram showing in more detail the shapes of the inductor conductor 112a and the control conductor 114a of the variable inductor 17b shown in FIG. 35. It is formed in a spiral shape having a number of turns (for example, about 4 turns), and two terminal electrodes 122 and 124 are connected to both ends thereof.
  • control conductor 114a disposed in contact with the inductor conductor 112a is formed in a spiral shape having a predetermined number of turns (for example, about two turns), and two control electrodes 126 are provided at both ends. 128 are connected.
  • FIG. 37 is an enlarged cross-sectional view taken along the line BB of FIG. 36.
  • the cross section of the insulated magnetic body 119 including the inductor conductor 112a and the control conductor 114a is shown in FIG.
  • An insulating magnetic film 119a and an insulating non-magnetic film 132 are formed on the surface of the substrate 110, and the inductor conductor 112a and the control conductor 114a are formed on the surface thereof.
  • An insulating magnetic film 119b is further formed on the surface so as to penetrate through the respective central portions of the inductor conductor 112a and the control conductor la.
  • the two magnetic films 119a and 119b form an annular magnetic body 119 that serves as a common magnetic path for the conductor 112a and the control conductor 114a.
  • the insulating non-magnetic film 132 shown in FIG. 37 has substantially the same thickness as the magnetic film 119a, and further has an inductor conductor 112a and a control conductor 114a on their surfaces. Are formed at substantially the same height. Therefore, when a slight step may be generated between the inductor conductor 112a and the control conductor 114a, the inductor conductor 112a and the control conductor 114a are directly formed on the semiconductor substrate 110 without forming the nonmagnetic film 132. A portion of 114a may be formed.
  • An insulating film 130 is formed between the orbiting portions of the inductor conductor 112a and the control conductor 114a on the surface of the magnetic film 119a, similarly to the variable inductor 17a shown in FIG. 29 and the like. I have.
  • the above-described variable inctor 17b has the annular insulating magnetic material 119 (magnetic film 119a, 119b) formed so as to pass through the center of each spiral of the inductor conductor 112a and the control conductor 114a. ing. Therefore, by variably controlling the DC bias current flowing through the control conductor 114a, the saturation magnetization characteristics of the above-described inductor 112a having the magnetic body 119 as a magnetic path change, and the inductor conductor 112a becomes The resulting inductance also changes.
  • FIG. 38 is a diagram showing a modified example in which the capacitors 14 or 34 used in the phase shift circuits 10C and 30C shown in FIG. It functions as a capacitance conversion circuit that makes the capacitance of the capacitor formed on it look larger. Note that the entire circuit shown in Fig. 38 Or corresponding to capacitors 14 or 34 contained in 30C.
  • the capacitance conversion circuit 14a shown in FIG. 38 is composed of a capacitor 210 having a predetermined capacitance C0, two operational amplifiers 212 and 214, and four resistors 216, 218, 220 and 222. It is configured.
  • a resistor 218 (this resistance is R 18) is connected between the output terminal and the inverting input terminal, and the inverting input terminal is connected to the resistor 216 (this resistor ⁇ ). To R 16).
  • the first-stage operational amplifier 212 mainly functions as a buffer that performs impedance conversion, and has a gain of 1
  • a field of unity gain is R lSZ RWO, that is, R 16 is set to infinity (the resistor 216 may be removed) or R 18 may be set to 0 ⁇ (a direct connection is required).
  • the operational amplifier 214 in the second stage has a resistor 222 (this resistor ⁇ ⁇ ⁇ is R22) connected between the output terminal and the inverting input terminal, and has an inverting input terminal and the output terminal of the operational amplifier 212 described above.
  • a resistor 220 (this resistance value is R20) is connected between this and the non-inverting input terminal is grounded.
  • the second-stage operational amplifier 214 functions as a skin amplifier, and the first-stage operational amplifier 212 is used to set the input side of the operational amplifier to high impedance.
  • the capacitor 210 having a predetermined capacitance is provided between the non-inverting input terminal of the first-stage operational amplifier 212 and the output terminal of the second-stage operational amplifier 214. Connected.
  • the capacitance conversion circuit 14a shown in FIG. 38 assuming that the transfer function of the entire circuit except for the capacitor 210 is K4, the capacitance conversion circuit 14a can be represented by a circuit diagram shown in FIG. FIG. 40 is a circuit diagram obtained by converting this by Miller's theorem.
  • Equation (40) indicates that the capacitance CO of the capacitor 210 in the capacitance conversion circuit 14a has apparently increased by (1 ⁇ K4) times.
  • (1-1 K4) is always larger than 1, so that the electrostatic capacitance CO can be changed to the larger one.
  • the gain of the amplifier in the capacitance conversion circuit a shown in FIG. 38 that is, the gain K4 of the amplifier composed of the whole of the operational amplifiers 212 and 214 is given by the following equation (36) and (37). (1+ fi ⁇ f "
  • the apparent capacitance C between the two terminals 224, 226 can be increased. Can be.
  • FIG. 41 is a diagram showing a configuration of the capacitance conversion circuit 14b in which the resistor 216 connected to the inverting input terminal of the first operational amplifier 212 shown in FIG. 38 is removed.
  • the capacitance C appearing between the terminals 224 and 226 is expressed by the equation (43), so by simply changing the ratio between R22 and R20, C0 is changed to the larger t. be able to.
  • the above-described capacitance conversion circuit 14a or 14b changes the resistance ratio R22ZR20 of the resistance 220 and the resistance 222 or the resistance ratio R18 of the resistance 216 and the resistance 218 R16.
  • the capacitance C 0 of the capacitor 210 actually formed on the semiconductor substrate can be converted to an apparently larger one. Therefore, when forming the whole of the oscillator 1 shown in FIG. 1 and the like on the semiconductor substrate, the capacitor 210 having a small capacitance CO is formed on the semiconductor substrate and the It can be converted to a large capacitance C by the circuit shown in Fig. 41 or Fig. 41, which is convenient for integration.
  • At least one of the resistors 216, 218, 220, and 222 is the capacitance conversion circuit 14b shown in FIG. 41
  • a variable resistor is formed by a variable resistor.
  • the capacitance can be easily changed.
  • a capacitance conversion circuit can be formed. Therefore, by using this capacitance conversion circuit instead of the variable capacitance diode shown in FIG. 27, the amount of phase shift can be arbitrarily changed within a certain range.
  • the frequency at which the phase shift amount of the signal that makes a round in the oscillator becomes 0 ° can be changed, and the oscillation frequency of the oscillator of each embodiment can be arbitrarily changed.
  • the first-stage operational amplifier 212 has a high input impedance.
  • the operational amplifier 212 may be replaced by an emitter follower circuit or a source follower circuit.
  • FIG. 42 is a diagram showing a configuration of a capacitance conversion circuit 14c using an emitter follower circuit in the first stage.
  • the capacitance conversion circuit 14c shown in FIG. 14 has a configuration in which the first-stage operational amplifier 212 and the two resistors 216 and 218 shown in FIG. 38 are replaced with an emitter follower circuit 228 composed of a bipolar transistor and a resistor. ing.
  • FIG. 43 is a diagram showing a configuration of a capacitance conversion circuit 14d using a source follower circuit in the first stage.
  • the capacitance conversion circuit 14d shown in the figure has a configuration in which the first-stage operational amplifier 212 and the two resistors 216 and 218 shown in FIG. 38 are replaced with a source-hollow circuit 230 composed of a FET and a resistor. ing.
  • each of the above-mentioned capacitance conversion circuits 14 c and 14 d changes the apparent capacitance between the terminals 224 and 226 by changing the resistance ratio of the resistors 220 and 222 connected to the operational amplifier 214.
  • the point that C can be changed arbitrarily is the same as the capacitance conversion circuit 14a shown in FIG. 38 and the like. Therefore, by replacing at least one of the resistors 220 and 222 with a mounting type or MOS type FET, or a variable resistor in which a p-channel FET and an n-channel FET are connected in parallel, the capacitance can be changed.
  • a circuit can be configured, and by using this capacitance conversion circuit instead of the variable capacitance diode shown in FIG.
  • the phase shift amount can be arbitrarily changed within a certain range. For this reason, the frequency at which the phase shift amount of the signal that goes around in each oscillator becomes 0 ° can be changed, and the oscillation frequency of the oscillator in each embodiment can be arbitrarily changed.
  • FIG. 44 is a diagram showing a modified example in which the inductors 17 or 37 used in the phase shift circuits 10 L and 30 L shown in FIG. It functions as an inductance conversion circuit that makes the inductance of the inductor element (inductor conductor) formed on the substrate appear large.
  • the entire circuit shown in FIG. 44 corresponds to the inductor 17 or 37 included in the phase shift circuits 10 L and 30 L.
  • the inductance conversion circuit 17c shown in FIG. 44 includes an inductor 260 having a predetermined inductance L 0, two operational amplifiers 262 and 264, and two resistors 266 and 268.
  • the first-stage operational amplifier 262 is a non-inverting amplifier with a gain of 1 whose output terminal is connected to the inverting input terminal, and mainly functions as a buffer that performs impedance conversion.
  • the output terminal of the second-stage operational amplifier 264 is connected to the inverting input terminal, and functions as a non-inverting amplifier having a gain of 1.
  • a voltage dividing circuit including resistors 266 and 268 is inserted between these two non-inverting amplifiers. -In this way, by inserting the voltage divider between them, the gain of the whole amplifier including two non-inverting amplifiers can be set freely between 0 and 1.
  • the inductance conversion circuit 17c described above changes the voltage division ratio of the voltage division circuit inserted between the two non-inverting amplifiers to reduce the inductance L0 of the inductor 260 actually connected. It can be increased in appearance. Therefore, when forming the whole of the oscillator 2 and the like shown in FIG. 9 on a semiconductor substrate, an inductor 260 having a small inductance L0 is formed on the semiconductor substrate by a spiral conductor or the like. In this case, the inductance can be converted to a large inductance L by the inductance conversion circuit shown in FIG. 44, which is convenient for integration.
  • the integration makes it possible to reduce the mounting area of the entire oscillator and reduce material costs.
  • At least one of the two resistors 266 and 268 is formed by a variable resistor, and specifically, a mounting type or MOS
  • This voltage division ratio may be continuously changed by connecting a parallel type FET or a p-channel FET and an n-channel FET to form a variable resistor.
  • This stage includes amplifiers including the operational amplifiers 262 and 264 shown in Fig. 44. The overall gain changes, and the inductance L between terminals 254 and 256 also changes continuously. Therefore, by using the inductance conversion circuit 17c in place of the variable inductance 17a or 37a shown in FIG.
  • the phase shift amount in each phase shift circuit can be arbitrarily changed within a certain range. be able to. Therefore, the frequency at which the phase shift amount of the circulating signal becomes 0 ° in the oscillator can be changed, and the oscillation frequency of the oscillator can be arbitrarily changed.
  • the whole circuit is replaced with an emitter follower circuit or a source follower circuit. It may be.
  • the gain of the emitter follower circuit described above is mainly determined by the resistance ratio of the two resistors 274 and 276, and the gain is always one port. Therefore, as can be seen from Equation (45), the gain of the inductor It is possible to increase apparently the inductance L0 of. Since only one emitter hollow circuit is used, the circuit configuration can be simplified and the operating frequency of the bun can be set high.
  • FIG. 45 (B) is a diagram showing a modified example thereof, which is different in that the two resistors 274 and 276 in FIG.
  • the gain can be arbitrarily and continuously changed, and the apparent inductance L can also be arbitrarily and continuously changed.
  • this inductance conversion circuit 17e instead of the variable inductor 17a shown in FIG. 28, the phase shift amount in each phase shift circuit can be arbitrarily changed within a certain range. . For this reason, the phase shift amount of the signal that makes a round in the oscillator is The frequency of 0 ° can be changed, and the oscillation frequency of the above-described oscillator can be arbitrarily changed.
  • the inductance conversion circuit 17e shown in FIG. 45 (B) replaces the two resistors 274 and 276 in FIG. 45 (A) with one variable resistor 282. At least one of the 276 may be constituted by a variable resistor.
  • FIG. 46 shows a circuit in which each of the inductance conversion circuits 17 d and 17 e shown in FIGS. 45 (A) and (B) is realized by a source follower circuit, and the bipolar transistor 278 is replaced by FET284. It is a thing.
  • FIG. 46 (A) corresponds to FIG. 45 (A)
  • FIG. 46 (B) corresponds to FIG. 45 (B).
  • FIG. 47 is a diagram showing a modified example of the inductance conversion circuit 17c shown in FIG.
  • the inductance conversion circuit 17f shown in FIG. 47 includes an npn-type bipolar transistor 286 and a resistor 290 connected to its emitter, a pnp-type bipolar transistor 288 and a resistor 292 connected to its emitter, Inelles 260 having L 0.
  • a first emitter follower circuit is formed by the one transistor 286 and the resistor 290 described above, and a second emitter follower circuit is formed by the other transistor 288 and the resistor 292, and they are vertically connected.
  • the base potential of the transistor 286 at one end of the inductor 260 and the emitter S position of the transistor 288 can be set to be almost the same. This eliminates the need for a DC blocking capacitor.
  • the oscillator 1 and the like in each of the above-described embodiments include two phase shift circuits, but when the oscillation frequency is varied, the CR circuit or the LR circuit included in both phase shift circuits is used.
  • the CR circuit or the LR circuit included in both phase shift circuits is used.
  • at least one element constant of a resistor and a capacitor or an inductor constituting a CR circuit or an LR circuit included in one phase shift circuit A platform that can change is conceivable.
  • an oscillator having a fixed oscillation frequency may be configured by replacing the variable resistors 16 and 36 in each phase shift circuit shown in FIG. 1 and the like with a resistor having a fixed resistance value.
  • a highly stable circuit can be configured by configuring the phase shift circuits 10 C, 10 L, 30 C, and 30 L using an operational amplifier.
  • the offset voltage and the voltage gain are not required to be so high, so a differential input amplifier having a predetermined amplification should be used instead of the operation in each phase shift circuit. You may do so.
  • FIG. 48 is a circuit diagram in which components necessary for the operation of the phase shift circuit of each embodiment are extracted from the configuration of the operational amplifier, and the whole operates as a differential input amplifier having a predetermined amplification factor.
  • the differential input amplifier shown in the figure has a differential input stage 100 composed of FETs, a constant current circuit 102 for supplying a constant current to the differential input stage 100, and a predetermined bias voltage for the constant current circuit 102. , And an output amplifier 106 connected to the differential input stage 100.
  • the multistage amplifier circuit for gaining the voltage gain included in the actual operational amplifier is omitted, so that the configuration of the differential input amplifier can be simplified and the bandwidth can be widened.
  • the upper limit of the operating frequency can be increased by simplifying the circuit, and accordingly, the upper limit of the oscillation frequency of the oscillator 1 or the like configured using the differential input amplifier is increased accordingly. be able to.
  • the oscillator of each of the above-described embodiments may be configured such that one of the two phase shift circuits constituting the oscillator or the two phase shift circuits and the non-inverting circuit 50 Although the sine wave signal is extracted from one of the circuits, the sine wave signal may be extracted from two or three circuits constituting the oscillator.
  • the phase shift amount in each phase shift circuit is 90. Therefore, the phases are 90 each other. A shifted two-phase output can be obtained. Further, from the circuits before and after the phase inversion circuit 80, two-phase outputs whose phases are inverted can be taken out.
  • each of the constituent elements can be formed by a manufacturing method of a condensing circuit.
  • the whole is compactly formed as an integrated circuit on a semiconductor wafer It can be made at low cost by mass production.
  • the channel between the source and drain of the FET is used as a variable resistor that constitutes the CR circuit or LR circuit of each phase shift circuit, and the control voltage applied to the gate of this FET is changed to change the resistance of the channel.
  • the capacitance and the inductance can be reduced. Can be easily increased, so that the oscillation frequency can be reduced and the mounting area of the entire oscillator can be reduced.
  • the oscillation frequency ⁇ is 1 Z TLC, so if the capacitance C or the inductance L is changed to adjust the oscillation frequency, the oscillation frequency will change
  • the oscillator of the present invention it is possible to change in proportion to the resistance value of the resistors included in the two phase shift circuits, and it is possible to greatly adjust the oscillation frequency. Become.

Landscapes

  • Inductance-Capacitance Distribution Constants And Capacitance-Resistance Oscillators (AREA)

Abstract

Oscillateur qui est facilement constitué en circuit intégré, dont le fonctionnement est stable et dont la fréquence d'oscillation peut être réglée à l'intérieur d'une plage large. L'oscillateur possède deux circuits déphaseurs (10C et 30C), ainsi qu'une résistance de contre-réaction (70). Les circuits déphaseurs (10C et 30C) possèdent chacun un amplificateur opérationnel recevant des signaux par l'intermédiaire d'une résistance au niveau d'une borne d'entrée inverseuse, un circuit série comprenant un condensateur aux deux extrémités duquel s'applique la tension du signal d'entrée et une résistance variable, ainsi qu'une résistance servant à effectuer le retour de la sortie de l'amplificateur vers les bornes d'entrée inverseuses. La sortie du circuit déphaseur (10C) est couplée à l'entrée du circuit déphaseur (30C). La résistance de contre-réaction (70) retourne le signal de sortie du circuit déphaseur (30C) au côté entrée du circuit déphaseur (10C).
PCT/JP1995/001525 1994-08-01 1995-08-01 Oscillateur WO1996004709A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU30872/95A AU3087295A (en) 1994-08-01 1995-08-01 Oscillator

Applications Claiming Priority (12)

Application Number Priority Date Filing Date Title
JP6/197147 1994-08-01
JP19714794 1994-08-01
JP30269194 1994-11-14
JP6/302691 1994-11-14
JP9749095A JPH08195623A (ja) 1994-08-01 1995-03-31 発振器
JP9748995A JPH08195622A (ja) 1994-11-14 1995-03-31 発振器
JP7/97490 1995-03-31
JP7/97489 1995-03-31
JP13262395A JPH08195624A (ja) 1994-11-14 1995-05-08 発振器
JP7/132623 1995-05-08
JP13888995A JPH08195649A (ja) 1994-11-14 1995-05-15 同調増幅器
JP7/138889 1995-05-15

Publications (1)

Publication Number Publication Date
WO1996004709A1 true WO1996004709A1 (fr) 1996-02-15

Family

ID=27552023

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP1995/001525 WO1996004709A1 (fr) 1994-08-01 1995-08-01 Oscillateur

Country Status (2)

Country Link
AU (1) AU3087295A (fr)
WO (1) WO1996004709A1 (fr)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS4991352A (fr) * 1972-12-29 1974-08-31
JPS5310947A (en) * 1976-07-19 1978-01-31 Japan Radio Co Ltd Variable phase shifter
JPS5941629Y2 (ja) * 1977-03-29 1984-12-01 ソニー株式会社 能動インダクタンス回路
JPS601966B2 (ja) * 1977-02-01 1985-01-18 沖電気工業株式会社 非接地型可変キャパシタンス回路
JPH03150811A (ja) * 1989-11-08 1991-06-27 Kawasaki Steel Corp 可変インダクタンス素子

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS4991352A (fr) * 1972-12-29 1974-08-31
JPS5310947A (en) * 1976-07-19 1978-01-31 Japan Radio Co Ltd Variable phase shifter
JPS601966B2 (ja) * 1977-02-01 1985-01-18 沖電気工業株式会社 非接地型可変キャパシタンス回路
JPS5941629Y2 (ja) * 1977-03-29 1984-12-01 ソニー株式会社 能動インダクタンス回路
JPH03150811A (ja) * 1989-11-08 1991-06-27 Kawasaki Steel Corp 可変インダクタンス素子

Also Published As

Publication number Publication date
AU3087295A (en) 1996-03-04

Similar Documents

Publication Publication Date Title
WO1997017754A1 (fr) Amplificateur d'accord
Jaikla et al. MISO current-mode biquad filter with independent control of pole frequency and quality factor
KR19980064159A (ko) 필터 회로
KR100396629B1 (ko) 동조회로
WO1995034953A1 (fr) Amplificateur accorde
WO1996004709A1 (fr) Oscillateur
KR100396630B1 (ko) 동조회로
Singh et al. Electronically tunable current-mode SIMO/MISO universal biquad filter using MO-CCCCTAs
WO1996004712A1 (fr) Amplificateur d'accord
JP3636774B2 (ja) 同調増幅器
JPH0865046A (ja) 発振器
JPH0936659A (ja) 発振器
JPH08195625A (ja) 発振器
JPH0865044A (ja) 発振器
JPH08195624A (ja) 発振器
JPH08154016A (ja) 発振器
JPH0865045A (ja) 発振器
WO1995034951A1 (fr) Oscillateur
JP3606948B2 (ja) 同調増幅器
JPH0865102A (ja) 同調増幅器
JPH08111612A (ja) 発振器
JP3628388B2 (ja) 同調増幅器
JPH0936658A (ja) 発振器
JP3628389B2 (ja) 同調増幅器
JPH08195649A (ja) 同調増幅器

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AU CN KR US

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase