[go: up one dir, main page]

WO1996015509A1 - Stockage d'informations d'identification numeriques sur des bandes en cartouche - Google Patents

Stockage d'informations d'identification numeriques sur des bandes en cartouche Download PDF

Info

Publication number
WO1996015509A1
WO1996015509A1 PCT/US1995/015863 US9515863W WO9615509A1 WO 1996015509 A1 WO1996015509 A1 WO 1996015509A1 US 9515863 W US9515863 W US 9515863W WO 9615509 A1 WO9615509 A1 WO 9615509A1
Authority
WO
WIPO (PCT)
Prior art keywords
die
cartridge
chip
rack
cartridges
Prior art date
Application number
PCT/US1995/015863
Other languages
English (en)
Inventor
Calvin B. Brown
Marold H. Lohrenz
Original Assignee
Usiq Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Usiq Corporation filed Critical Usiq Corporation
Priority to AU46130/96A priority Critical patent/AU4613096A/en
Publication of WO1996015509A1 publication Critical patent/WO1996015509A1/fr

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K7/00Methods or arrangements for sensing record carriers, e.g. for reading patterns
    • G06K7/0013Methods or arrangements for sensing record carriers, e.g. for reading patterns by galvanic contacts, e.g. card connectors for ISO-7816 compliant smart cards or memory cards, e.g. SD card readers
    • G06K7/0086Methods or arrangements for sensing record carriers, e.g. for reading patterns by galvanic contacts, e.g. card connectors for ISO-7816 compliant smart cards or memory cards, e.g. SD card readers the connector comprising a circuit for steering the operations of the card connector
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K7/00Methods or arrangements for sensing record carriers, e.g. for reading patterns
    • G06K7/0013Methods or arrangements for sensing record carriers, e.g. for reading patterns by galvanic contacts, e.g. card connectors for ISO-7816 compliant smart cards or memory cards, e.g. SD card readers
    • G06K7/0021Methods or arrangements for sensing record carriers, e.g. for reading patterns by galvanic contacts, e.g. card connectors for ISO-7816 compliant smart cards or memory cards, e.g. SD card readers for reading/sensing record carriers having surface contacts

Definitions

  • the present invention relates generally to the identification of high density back-up tape cartridges or other items, using digital identifying information. More specifically, the present invention relates to a system for automatically tracking back-up tape cartridges and for indexing the data contained on the tape cartridges to enable a user to easily locate and ascertain the content of the tape cartridges while the cartridge remains in its storage location.
  • the present invention relates to a tape cartridge having embedded therein a memory chip with external contacts, and to a system for storing the tape cartridge in a manner that allows access to information on the chip via the external contacts.
  • Back-up tape cartridges are used extensively by businesses and individuals to store data that is downloaded from computing and accounting systems. Typically, computer users will back-up onto the tape data from computers on a relatively frequent basis to protect the integrity of that data in case the computer or operating system loses its date, or "crashes''. Back-up tapes also are used to free up space in the computer or network memory. Data is written or backed-up onto a tape cartridge by a writing device or driver that typically connects as a peripheral device to a computer system.
  • data is retrieved or restored from the back-up tape cartridge through the use of a read device.
  • a single tape driver unit is provided to both back-up and restore data from a back-up tape cartridge.
  • Methods and techniques for backing up data onto cartridges vary.
  • a user will maintain multiple back-up copies of data to it sure the integrity of the stored data.
  • three different tape cartridges may be used in a rotating fashion to back-up all accounting data.
  • tape 1 would be used to back-up the accounting data
  • tapes 2 and 3 would be used on Tuesday and Wednesday, respectively.
  • the user would again use tape 1 to back-up the data, and tape 2 would be used on Friday.
  • each of the three tapes is completely supplemented once every three days.
  • An entire industry has evolved that relates to equipment and methods for backing-up data from a computer onto a tape cartridge, and for keeping an inventory of the many back-up tapes that may exist.
  • robotic library systems have been developed which include a robotic arm to automatically place tape cartridges into tape drivers for backing up and restoring data.
  • the tape cartridge typically is identified by a bar code, which is read by a bar code scanner.
  • a central computer connects to the bar code scanner and keeps track of the position of each cartridge.
  • the cartridges are maintained in a circular library that rotates cartridges past the robotic arm and bar code scanner.
  • These library systems are very expensive, and require expensive robotic handling equipment to handle the tapes.
  • the bar code is not capable of retaining information regarding the contents of the tape, and as such only identifies the tape cartridge without any detail regarding the contents or usage history of the cartridge.
  • a separate table must be generated to identify the contents of the tape, or the tape must be retrieved from its storage location for further examination.
  • 08/296,107 discloses a tape cartridge having affixed thereto a chip including a pair of conducting strips and further discloses a system and apparatus for storing a cartridge in a rack that provides electrical contact with the strips. This allows a remote CPU to query each cartridge and obtain from the chip information relating to access and usage of the cartridge. Similarly, information relating to each cartridge can be modified by writing on the chip.
  • the chip is carried on an applique that is adapted to be applied to the cartridge at any time subsequent to the manufacture of the cartridge. It has been determined that it would be advantageous if the chip were integrated into the tape cartridge itself. An integral chip eliminates the need to attach a chip to each new cartridge and ensures uniformity among cartridges.
  • the integral chip also protects the chip and reduces the possibility that the chip could become dislodged from the cartridge. Similarly, it is desirable to provide means for accessing chip at the same time that information on the cartridge is changed.
  • the rack design includes circuitry to provide an electrical connection to the memory chip on each of the cartridges.
  • Each of the memory chips may be specifically addressed by an addressable switch, which permits each of the chips to be independently read or written to for purposes of identifying the cartridge and its contents.
  • all of the chips can be polled in a command mode to determine the presence or absence of any memory chip, and thus the presence or absence of the associated cartridge.
  • the precise location of the tape cartridge may be determined.
  • a host microcontroller or CPU connects to the rack design through an interface and functions as a master device to control all data transactions to the memory chips.
  • a single data line is provided in each rack which connects to each of die memory chips at a data input terminal.
  • a second return or ground line is provided to complete the connection between the memory chips and die CPU.
  • the CPU can read information from the chip, including a unique ID number to identify the associated cartridge.
  • the chip may include additional data reflecting the contents of the cartridge, which also can be read by the microcontroller.
  • the CPU also can perform write operations to the memory chip to record or modify die data reflecting the contents and recent usage of the tape cartridge.
  • die CPU can be used to store die ID numbers and die data reflecting contents of all of the memory chips, thereby permitting additional processing of this data.
  • a plurality of racks may be provided, each of which connects to the host CPU.
  • the connection to the CPU may either be through a hard-wire electrical connection (such as a two wire RS232 connector), or through a remote link, such as by an radio frequency link.
  • each of the plurality of racks includes an addressable switch to permit the racks to be addressed independently.
  • the rack includes two springs at each slot location for providing the two wire electrical contact to the memory chip.
  • an LED preferably is associated with each slot to provide a visual indication to an operator regarding a particular operation with respect to a particular cartridge.
  • the LED preferably is independen ⁇ y addressable by an addressable switch.
  • the touch memory chip may be mounted on the tape cartridge using a special applique.
  • the applique preferably comprises a pair of conductive strips attached to the memory chip through a conductive adhesive.
  • the conductive strips are mounted on a relatively rigid film carrier, which attaches to the cartridge by a pressure sensitive adhesive.
  • the entire package, including die chip, is encapsulated with a laminating film.
  • the laminating film includes apertures for exposing the underlying conductive strips to permit an electrical contact between the conductive strips and associated springs in the rack.
  • the present invention avoids die problems associated with providing the chip in a separate label or applique that must be applied to the tape by providing a cartridge that includes an integral or inwardly positioned chip.
  • the chip can be mounted in die cartridge either during or after manufacturing. According to d e present invention, the chip lies flush with an outer face of the cartridge and is less likely to be dislodged.
  • the present invention further comprises improved electrical contacts that are easily manufactured and ensure access to die information on the chip.
  • a touch memory chip can be affixed to a tape using a flush-mount applique.
  • the applique preferably comprises a chip affixed to one side of a substantially rigid film carrier. A pair of conducting pads are affixed to the other side of die film carrier.
  • Each pad is connected to the chip by a conducting trace extending through the film carrier.
  • a two-sided pressure sensitive adhesive is affixed to the underside of die film carrier and die upper surface of the carrier, with the exception of the pads, is encapsulated in a laminating film.
  • the chip is embedded in the wall of the tape cartridge housing such that the conducting pads can be electrically connected to the chip terminals.
  • die chip, the conducting panels and die leads extending between the chip and die panels are all embedded in die cartridge housing such that the conducting pads are exposed for electrical contact.
  • Figure 1 is a schematic illustration of the general system configuration constructed in accordance with the preferred embodiment
  • Figure 2 is a perspective view of a three-slot rack for use in the system of Figure 1
  • Figure 3A is a perspective view, with a partial view of the rack in phantom, of the component side of a circuit board mounted inside d e rack of Figure 2
  • Figure 3B is a perspective view, with a partial cross-sectional view of the rack in phantom, of the contact side of the circuit board mounted inside the rack of Figure 2
  • Figure 4 is a schematic of the electrical circuitry used in die rack design of Figure 2
  • Figure 5 is a perspective view of a back-up t ⁇ e cartridge on which a memory chip has been applied for use in the system of Figure 1
  • Figure 6 is a perspective view illustrating the construction of the applique for mounting the memory chip on the tape cartridge of Figure 5
  • back-up tape cartridge t ⁇ e cartridge
  • carrier Typical magnetic t ⁇ e cartridges include 4mm cartridges, 8mm cartridges and QIC cartridges.
  • Other representative magnetic tape cartridges include 19mm, digital linear t ⁇ e (DLT), DI, D2, 3480-90, digital audio tapes (DAT) and VHS tapes. Odier t ⁇ e sizes may become available in d e future.
  • the present invention constructed in accordance with the preferred embodiment generally comprises a rack 50 with a plurality of slots 15 for receiving back- up t ⁇ e cartridges 25, a host central processing unit (“CPU") or microcontroller 35, and an interface 30 for electrically coupling the CPU 35 to circuitry contained in the rack 50.
  • the host CPU 35 may comprise a microcontroller, personal computer, work-station, or other microprocessor-based controller.
  • the system of Figure 1 may be used in either a robotic system in which the t ⁇ e cartridges 25 are handled automatically by a placement machine or may be implemented in a non-robotic system.
  • a plurality of slots n are provided to accommodate n t ⁇ e cartridges 25.
  • a visual indicator 45 is associated with each slot 15 and preferably is positioned adjacent die slot.
  • Figure 1 shows a single rack 50 for housing the cartridges 25.
  • the rack 50 may be designed to hold as many cartridges as necessary, or in the preferred embodiment, a plurality of racks may be used.
  • the rack typically may be constructed to contain 5-200 slots. If a plurality of racks are used, each of die racks preferably connects to the host CPU 35 through the interface 30.
  • d e interface 30 comprises an RS232 serial interface that connects electrically in series to each rack, so that the racks are connected together in a daisy- chain configuration.
  • a star configuration can be implemented with the host CPU as the "center" of the star. The star configuration also is preferred if a radio link is used to couple die racks to the host CPU 35.
  • each cartridge 25 preferably has mounted thereon a memory chip 40.
  • die rack 50 generally includes a first side 17, a second side 19, a back portion 22, a front section 24, and a base 26.
  • the two sides 17 and 19 preferably are positioned in parallel alignment, a distance x apart.
  • the distance x is primarily determined by die number of slots 15 provided and d e width of each slot.
  • the rack 50 may extend horizontally, with each slot 15 in parallel alignment along a horizontal plane defined by die base 26. Alternatively, the rack 50 may be positioned to extend vertically, if so desired by a user. To accommodate either d e horizontal or vertical position, the base 26 and first side 17 preferably are weighted to minimize tipping of the rack 50.
  • the rack may be constructed of any suitable electrically insulating material. In the preferred embodiment, molded plastic is used as the material for the rack 50.
  • die rack 50 preferably includes a visual indicator 45 housed in die front section 24.
  • the visual indicator 45 comprises a window 47 positioned in the exterior surface of front section 24, and an LED 49 mounted on a circuit board 55.
  • the circuit board 55 preferably is mounted inside the rack structure 50, in die front section 24.
  • the circuit board 55 includes die majority of the electrical circuitry for the rack design, and preferably includes a plurality ( ⁇ ) of LED's 49, a plurality (n) of resistors 57, a plurality (n) of addressable switches 61, a plurality (n) of addressable switches 63, and an addressable switch 67.
  • the number n of resistors 57, LED's 49, and switches 61 and 63 is determined by the number of slots 15 provided in die rack 50.
  • the electrical components are mounted on the front side or component side of die circuit board 55, as shown in Figure 3A.
  • the back side or cartridge side of the circuit board 55 preferably includes a plurality (n) of electrical contacts 65 for electrically contacting memory chip 40, which mount on the cartridge 25. More detail regarding die memory chip 40 and the med od of attaching the memory chip 40 to the cartridge 25 will be provided below.
  • Each of the electrical contacts 65 preferably comprises a pair of conductive springs 71, 73 which mount to the circuit board 55, and which extend into slot 15.
  • the slots 15 preferably have a generally three-dimensional, rectangular configuration to receive the generally rectangularly-shaped t ⁇ e cartridges 25.
  • odier slot configurations may be used to accommodate cartridges characterized by odier shapes.
  • the slot 15 includes a channel 37 in die front section 24 of the rack to accommodate die touch memory chip 40.
  • die widdi a of the slot 15 preferably is defined by die thickness of the cartridge plus 0.010" and die length b of the slot 15 preferably is defined as the widdi of the cartridge plus 0.030". Other tolerances also may be used without departing from the principles of the present invention.
  • die rack 50 and slot 15 are configured so mat the cartridge 25 protrudes from the rack along its length, as shown in Figure 7A.
  • the electrical circuit for the rack 50 will now be described in detail with reference to Figure 4.
  • the circuit board 55 receives three external connections: a DC voltage power supply connection 81 (preferably of +5 volts), a data input line 85 from the host CPU 35 preferably via die RS232 interface 35, and a ground line 87 (GND) which also preferably forms part of die RS232 interface.
  • the DC voltage power supply line 81 preferably provides operating power to the LED's 49.
  • the data input line 85 from the electrical interface 35 preferably connects to the memory chips 40 through a plurality of electrical contacts 65 (which, as noted above, preferably comprises springs 71, 73).
  • the data input line 85 also connects to LED addressable switches 61, slot addressable switches 63 and rack addressable switch 67.
  • the addressable switches 61, 63, 67 preferably comprise DALLAS SEMICONDUCTOR* addressable switch, model number DS2405.
  • the specification and description of protocol for the DS2405 is expressly incorporated by reference herein.
  • the addressable switches 61, 63, 67 include diree terminals, a DATA terminal, a GROUND terminal, and an open drain output terminal PIO.
  • the data line 85 connects to each of the DATA terminals of all of the switches 61, 63, 67 and to die memory chip 40 through spring 73 as shown in Figure 4.
  • the ground line 87 connects to the GROUND terminal of addressable switch 67.
  • the PIO terminal of switch 67 preferably connects to the GROUND terminal of each of the addressable switches 63.
  • the PIO terminal of switches 63 preferably connect to memory chip 40 via spring 71, and to die GROUND terminal of addressable switches 61.
  • the PIO terminal of switches 61 connect to an associated LED 49 through a resistor 57.
  • the addressable switch 67 determines whether the rack has been enabled by d e host CPU 35. If odier racks are provided, each of diose racks preferably includes an addressable switch 67 for enabling operation of that rack.
  • each of addressable switches 67 have a different address to identify a particular rack. If switch 67 is activated, each of die addressable switches 63 become enabled by providing a path to ground for these switches. Addressable switches 63 enable selection or connection to a particular slot 15 in rack 50. If a switch 63 is activated, a connection is completed through contacts 65 to a memory chip 40. Each of the addressable switches 63 have a unique ID number to uniquely identify the associated slot location for independent selection by the host CPU. Selection of switch 63 also enables switch 61, and addressable switches 61 enable the associated LED 49. If activated, switch 61 functions to turn on LED 49.
  • the memory chip 40 used in d e preferred embodiment comprises a DALLAS SEMICONDUCTOR* model number DS2401 touch memory chip.
  • die DALLAS SEMICONDUCTOR* 1 Kbit Add-Only Memory device, model number DS2502 may be used instead.
  • the specifications for the DS2401 and DS2502 are expressly incorporated by reference herein.
  • the DS2401 touch memory chip includes a DATA terminal and a GROUND terminal, which connect via an applique 100 to the electrical contact 65 positioned in slot 15. Both the DS2401 and DS2502 include an electronic registration number that provides a unique identity.
  • Both chips have a factory-lasered 64-bit ROM that includes a unique 48-bit serial number, an 8-bit chip return code (CRC), and an 8-bit Family code.
  • Data is transferred serially to and from the memory chip 40 over a single data line 85 and ground return line 87 ( Figure 4). Power for reading and writing to the touch memory device is obtained from the data line, without any need for an external power sour r
  • the DS2401 and DS2502 devices comprise a Slave device for the host CPU (which comprises die Master).
  • the idle state for the memory chip 40 is high.
  • the host CPU 35 preferably includes a pull-up resistor (not shown) to passively pull die data line 85 high.
  • the data line 85 may be asserted low by any Master or Slave connected to die data line 85 to perform a transaction.
  • the DS2502 has the additional capability of a 1 kbit memory which can be used to provide an index on each memory chip 40 reflecting die contents of cartridge 25.
  • the DS2502 chip is preferred as the memory chip.
  • the memory is comprised of an EPROM circuit. Referring now to Figures 5, 6 and 7A, die manner in which the memory circuit 40 is attached to the cartridge 25 will now be described in accordance with die preferred embodiment.
  • an applique 100 is used to attach chip 40 to cartridge 25.
  • the ⁇ plique 100 preferably includes a conductive surface 110 for connecting to electrical contact 65, a conductive adhesive 115 for attaching the conductive surface 110 to the chip 40, a film carrier 120 supporting die conductive surface 110, and a laminating film 125 encapsulating the chip 40.
  • the chip 40 and ⁇ plique 100 are positioned in a molded recess 91 in cartridge 25, which typically is provided by cartridge manufacturers to accommodate labels.
  • the chip 40 and applique 100 are sufficiently thin, however, that a recess is not absolutely required for implementation of the present invention.
  • the overall thickness of the applique 100 preferably is between 0.010" - 0.015", except in the region of the chip 40 where the thickness preferably is approximately 0.170".
  • the conductive surface 110 preferably comprises a pair of conductive strips 112, 114 for mating with respective ones of the springs 71, 73 when the cartridge has been inserted in die slot 15 (see Figure 7A).
  • the strips 112, 114 preferably are oositioned in parallel and extend along die lengdi of the applique 100.
  • the strips 112, 114 have a widdi greater than the widdi of die springs 71, 73 to insure a proper electrical contact.
  • the conductive adhesive 115 functions to attach the chip 40 to the conductive strips 112, 114, and to provide an electrical connection between the DATA terminal and die GROUND terminal of the chip 40 and die conductive strips 112, 114.
  • the conductive surface 110 preferably is fabricated by conventional techniques on a film carrier 120.
  • the film carrier 120 is relatively rigid to provide support to d e conductive strips during handling and attachment of die ⁇ plique 100 to the cartridge 25.
  • the film carrier 120 preferably comprises the base material of the ⁇ plique 100. Film carrier 120 attaches to the cartridge 25 by a suitable pressure sensitive adhesive 130.
  • a laminating film 125 is used to encapsulate the chip and hold it securely in position within the ⁇ plique 100.
  • d e laminating film 125 includes an aperture 127 for exposing die conductive strips 112, 114 so that an electrical connection can be made to springs 71 , 73.
  • the preferred operation of die system will now be described with reference to the DALLAS SEMICONDUCTOR* protocol. If other memory chips or switches are used odier dian those listed herein, die operation of the system may be modified if necessary to accommodate different protocols of the substituted devices. Use of odier chips and switches can and may be used by one skilled in d e art, however, without departing from d e principles of die present invention.
  • a memory chip 40 is mounted on each cartridge 25, and each cartridge is inserted in a slot 15 in one or more racks 50.
  • the racks 50 connect via an interface 30 (such as an RS232 cable) to the host CPU 35.
  • die interface comprises a single data line 85 and ground return line 87.
  • Circuitry in the rack 50 connects the data line 85 to each of die memory chips 40.
  • An LED 49 is mounted adjacent each slot 15 to indicate which cartridges have been selected for a particular job.
  • bus lines could be used to provide direct connections between each memory chip and die host CPU. Connection of the data line 85 to a particular rack 50 is enabled by an addressable switch 67.
  • Data signals transmitted from the host CPU 35 must reflect d e address of switch 67 for operation to that rack to be enabled.
  • addressable switches 63 determine which slots 15 (or cartridges 25) have been enabled by die host CPU 35.
  • addressable switches 61 determine which LED's 49 will be illuminated by die host CPU 25.
  • the present invention preferably includes die ability of d e host CPU 35 to read and write to each of die memory chips 40.
  • d e host CPU 35 has die c ⁇ ability to determine which cartridges are stored in each rack (as identified by die ID number of d e associated memory chip 40), to determine each time a cartridge is removed or inserted, and to determine specifically die ID number of the removed or inserted cartridge.
  • Other applications of the present invention include providing lists of cartridges in each rack, a listing of all back-up jobs contained in each cartridge, a listing of all back-up jobs available from a particular rack, search capabilities to identify die rack and cartridge where a particular back-up job can be found, audit trails to determine when back-up jobs were started and completed, die user who performed die back-up, die time that the cartridge was removed from die rack and die time it was returned, and a listing of back-up jobs by date or generation.
  • the system also can determine if a user is removing cartridges without authorization, and if cartridges have been misfiled in die wrong rack or in the wrong slot.
  • a memory chip 40 is placed on die chip using the ⁇ plique 100.
  • the ID number of mat memory chip 40 then is correlated by a user to die back-up jobs already contained on that cartridge 25.
  • This correlation preferably is made direcdy into the memory of the memory chip, if sufficient memory is provided.
  • the DALLAS SEMICONDUCTOR* DS2502 chip is preferred with 1 kbit of memory. If sufficient memory space is not available in the memory chip, or in addition to storage of that information in the chip, the correlation of chip ID number and die contents of d e cartridge can be made in die memory of the host CPU. After this initialization procedure, subsequent back-up operations are automatically recorded.
  • d e host CPU 35 polls each slot 15 in each rack 50 to determine if a cartridge 25 is present in each slot. If a cartridge 25 is present in a slot 15, the host CPU 35 reads die memory chip ID number for that cartridge. The host CPU 35 then compares the location of each cartridge with its previous location (which can be stored in memory or software), or with a desired location (that can be similarly stored) and produces an output to d e operator or sets a flag in a control or status register in the host to indicate cartridges are missing or misfiled.
  • Each of the addressable switches including die switch for the rack (67), the switches for die slots (63) and die switches for the LED's (61) all include a unique address (or ID number) which is physically etched by known techniques into die chip at the time it is manufactured.
  • the host CPU preferably includes a table in memory or in software that identifies die address of each switch in die system. In this fashion, the host CPU 35 can select die appropriate rack and slot (or LED) during polling of the slots, and for other system operations. Pursuant to the protocol of the various DALLAS SEMICONDUCTOR* chips, information is transferred in 60 microsecond time slots or windows (for potential frequency of 16.3 kHz). The time slots are synchronized by operation of die host CPU 35.
  • the CPU 35 transmits a Reset pulse by asserting the data line 85 low for at least 8 time slots (or approximately 480 microseconds). Each Slave chip connected to die data line 85 is syndironized by die Reset pulse and in response will return a Presence pulse.
  • the host CPU passively asserts the data line 85 high (dirough the pull-up resistor) for 8 time slots to allow sufficient time for the Slave chips to return a Presence pulse on the data line 85. Use of this protocol allows data transmissions to be terminated and restarted at any time. After the Slave devices and host CPU have been synchronized by die Reset and Presence pulses, the CPU 35 issues a Match ROM command for each of the memory chips 40 that are known to reside in any of die racks.
  • Each of the Match ROM commands includes an ID number for die memory chip 40 that die CPU is attempting to locate.
  • all of the slot switches 63 are enabled to permit transmission to each memory chip 40. Only the memory chip 40 with die matching ID number will respond to die Match ROM command. Once d e response is received subsequent transactions, such as read or write cycles, can be completed.
  • the host CPU also can determine die slot 15 where die memory chip (and cartridge) are located dirough various techniques, including polling each slot switch 63 and sending die Match ROM command.
  • a Search ROM command also is available in the DALLAS SEMICONDUCTOR* protocol which can be used by the host CPU 35 to determine die ID number of every memory chip 40 located in d e racks.
  • the various commands preferably are transferred serially bit-by-bit over the data line 85.
  • a single bit (representing either a digital "0” or a digital "1") preferably is transferred in each time slot dirough die use of pulse width modulation techniques.
  • d e transmitting device eidier the CPU or a Slave device
  • a logic "1" is transferred if die widdi of die low pulse does not exceed 15 microseconds, while a logic "0” is transferred if d e width of d e pulse exceeds 60 microseconds.
  • the receiving chip samples the data line 85 at thirty microseconds after the data line 85 is asserted low to determine if die data line is still low (to indicate a logic "0") or has been deasserted high (to indicate a logic " 1 "). Determination of die next bit does not occur until die data line 85 is again asserted low. All of die required number of bits are transmitted in similar fashion.
  • Each of the memory chips 40 and addressable switches 61, 63, 67 have a similar internal data structure.
  • Each of the chips and switches includes an internal read only memory (ROM) as shown in Figure 8. The ROM is mapped into an 8-bit (or single byte) Family code to identify die family (which typically indicates die functionality and capacity of that model).
  • d e DS2401 has a Family Code (in hexadecimal notation) of Olh
  • die DS2405 has a Family Code of 05h
  • the DS2502 has a Family Code of 09h.
  • the next 48-bits (or 6 bytes) include the unique serial number or ID number for the chip or switch.
  • the last 8-bits (or 1 byte) comprises a CRC Code, which is used to verify the accuracy of die transmitted data in accordance with known techniques.
  • the CRC Code reflects certain characteristics of the ID number and Family Code and is recalculated by die receiving device and compared with die transmitted CRC Code in accordance with DALLAS SEMICONDUCTOR* protocol. If a discrepancy is detected, the transmission is repeated.
  • step 202 the host CPU lists on an associated monitor all back-up jobs from all of the cartridges present in the system. This listing can be done chronologically, alphabetically, or by cartridge.
  • step 204 the user selects the back-up job to be supplemented preferably by highlighting the desired back-up job.
  • step 206 die host CPU identifies die cartridge containing die desired back-up files, and turns on the LED or LED's in the racks to indicate to the user the location of the cartridges with die desired back-up files.
  • the system preferably defaults to the cartridge with die oldest generation for that back-up file, but the system permits the user to select any of die cartridges by ID number, contents or date.
  • step 208 the CPU determines if die cartridge has been selected, or that a cartridge containing relevant files is missing, or that a new cartridge must be used. After the cartridge is removed, the CPU loads die back-up program (step 210) and executes die back-up program with suitable prompts to back-up files onto the cartridge.
  • the CPU exits the back-up program (step 212) and issues a prompt instructing the user to return the cartridge to the rack (step 214).
  • the cartridge preferably can be placed in any empty slot in the same rack. If the cartridge is not returned within a preselected time period after completion of the back-up, die CPU may issue an alarm in step 216.
  • the CPU lists die information mat will be recorded for each cartridge, to provide time, usage and odier information pertaining to the most recent operation of that cartridge. The user can change this information if desired.
  • die CPU writes the new information to the memory chip to update the index contained therein, or alternatively modifies similar information stored in die CPU memory.
  • the CPU may momentarily turn on an LED adjacent die respective cartridges to indicate that die update is complete for each cartridge. If a cartridge is removed while an update is being made to that cartridge, an error message will be displayed, and die update will be delayed. An almost identical operation may be used to perform a restore operation.
  • it may be desirable to update information on the memory chip as the status of the chip changes. Typically, the status of the chip changes only when information is written onto or deleted off of it.
  • the t ⁇ e driver assembly be adapted to include electrical connections such that die CPU can contact the chip simultaneously with any changes that are made to die contents of the t ⁇ e.
  • die flush-mount ⁇ plique 300 of the present invention includes a film carrier 310 having an outer surface 312 and inner surface 314.
  • a chip 320 is mounted on inner surface 314 and a pair of conductive contact pads 322, 324 are affixed to outer surface 312.
  • film carrier 310 preferably comprises a thin rigid material capable of supporting die electrical components of the ⁇ plique. According to d e embodiment shown in Figures 10 and 11 , pads 322, 324 are sequentially positioned along die longitudinal axis of the applique 300, radier parallel to it as described above. In this manner, pads 322, 324 are reconfigured to facilitate electrical contact with d e conducting springs in die rack.
  • pads 322, 324 In instances where the degree of lateral variation in die position of a t ⁇ e within die rack is too great to allow consistent contact with d e parallel-placed strips 112, 114 disclosed above, the transverse positioning of pads 322, 324 allows consistent contact regardless of variations in lateral placement.
  • the rack springs 371, 373 must likewise be offset along the longitudinal axis of d e ⁇ plique, so that each spring contacts one pad, as shown in Figure 14.
  • apertures 326, 328 are adjacent one anodier and d e leads 332, 324 pass dirough film carrier 310 side by side.
  • Lead 332 connects direcdy to pad 322, while lead 334 skirts pad 322 to connect to pad 324.
  • FIGs 12 and 13 an alternative embodiment is shown, wherein apertures 326, 328 are offset to correspond to die offset positions of pads 322, 324.
  • pad 322 does not have to be shortened to avoid lead 334 and therefore can have a surface area equal to that of pad 324.
  • the configuration shown in Figures 12 and 13 is advantageous in that it reduces d e chance that misalignment of a t ⁇ e in the rack will result in undesired cross-contact of springs 371, 373 with pads 322, 324.
  • the inner surface 314 of carrier 310 is preferably received on one side of a double-sided pressure sensitive adhesive strip 340.
  • Adhesive strip 340 is provided with a cut-out 342, which is sized and positioned to receive chip 320.
  • Adhesive strip 340 covers leads 332, 334 and ensures a fixed relationship between the components on inner surface 314.
  • the second side of adhesive strip 340 is affixed to the t ⁇ e cartridge.
  • a laminating film 350 covers most of the outer surface 312 of carrier strip 310.
  • Laminating film 350 preferably comprises a material that can be written on, so that film 350 is suitable for receiving a handwritten or printed identification.
  • Laminating film 350 covers apertures 326, 328 and a portion of leads 332, 334, further helping to ensure that the electrical components of the applique do not move relative to each other. Because chip 320 is thicker than adhesive strip 340, it extends somewhat through cutout 342.
  • the housing wall of the t ⁇ e cartridge is preferably provided with a corresponding cutout or indentation, in which chip 320 is received. In this manner, the outside of ⁇ plique 300 can be made flat and substantially flush with the outside of die t ⁇ e cartridge.
  • chip 320 can be incorporated into die housing itself when the housing is molded.
  • die protective laminating film 350 is added when die housing is removed from die mold.
  • the chip is affixed to die t ⁇ e cartridge, if it is affixed by the t ⁇ e manufacturer, testing of the ⁇ plique and of the chip itself can be incorporated into die post- manufacturing quality control systems.
  • Providing a t ⁇ e cartridge having a touch memory chip already incorporated d erein allows the consumer to use die cartridge as-purchased, widiout having to undertake die additional step of affixing an applique.

Landscapes

  • Engineering & Computer Science (AREA)
  • Artificial Intelligence (AREA)
  • Computer Vision & Pattern Recognition (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)

Abstract

L'invention concerne un système destiné à effectuer le suivi de bandes de réserve en cartouche et à produire un index représentant les données stockées sur la bande en cartouche. Le système comprend une puce mémoire (40) montée sur chaque cartouche (25) à l'aide d'un élément à appliquer (100). Cet élément à appliquer (100) comprend une paire de bandes conductrices venant en contact avec les conducteurs de la puce et un film supportant les bandes. Un film stratifié recouvre la puce et comporte un orifice laissant voir une partie des bandes. Les cartouches (25) sont stockées dans un râtelier (50) de conception spécifique qui comporte une pluralité de fentes (15) réceptionnant les cartouches et des circuits réalisant une connexion à la puce mémoire au moyen des bandes conductrices.
PCT/US1995/015863 1994-11-14 1995-11-14 Stockage d'informations d'identification numeriques sur des bandes en cartouche WO1996015509A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU46130/96A AU4613096A (en) 1994-11-14 1995-11-14 Digitally storing identifying information on tape cartridges

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US33937594A 1994-11-14 1994-11-14
US08/339,375 1994-11-14

Publications (1)

Publication Number Publication Date
WO1996015509A1 true WO1996015509A1 (fr) 1996-05-23

Family

ID=23328727

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1995/015863 WO1996015509A1 (fr) 1994-11-14 1995-11-14 Stockage d'informations d'identification numeriques sur des bandes en cartouche

Country Status (2)

Country Link
AU (1) AU4613096A (fr)
WO (1) WO1996015509A1 (fr)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4338644A (en) * 1978-10-27 1982-07-06 Staar S. A. Magnetic tape cassettes provided with memory circuits for storing information
US4598810A (en) * 1984-04-17 1986-07-08 Abm Industries, Inc. Apparatus and method for vending and accepting return of re-usable articles
US4839875A (en) * 1986-05-19 1989-06-13 Anritsu Corporation Technique for automatic tracking of cassette rentals and managing of information related thereto
US5133441A (en) * 1985-06-17 1992-07-28 Keyosk Corporation Video cassette vending machine

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4338644A (en) * 1978-10-27 1982-07-06 Staar S. A. Magnetic tape cassettes provided with memory circuits for storing information
US4598810A (en) * 1984-04-17 1986-07-08 Abm Industries, Inc. Apparatus and method for vending and accepting return of re-usable articles
US5133441A (en) * 1985-06-17 1992-07-28 Keyosk Corporation Video cassette vending machine
US4839875A (en) * 1986-05-19 1989-06-13 Anritsu Corporation Technique for automatic tracking of cassette rentals and managing of information related thereto

Also Published As

Publication number Publication date
AU4613096A (en) 1996-06-06

Similar Documents

Publication Publication Date Title
EP1239479B1 (fr) Appareil et procédé de récupération des données d' une cassette de support d' informations
US6870797B2 (en) Media storage system using a transponder for transmitting data signal
US20030135672A1 (en) System having tape drive emulator and data cartridge carrying a non-tape storage medium
AU697598B2 (en) Connecting a portable device to a network
US20040181388A1 (en) System having tape drive emulator and data tape cartridge housing carrying multiple disk drives
JPH10228753A (ja) 記録媒体カートリッジ及びこれを用いた記録再生装置、並びに情報管理装置
US8850080B2 (en) Mobile media identification system for use with a storage device
WO1996003787A9 (fr) Connexion d'un dispositif portatif a un reseau
US5434721A (en) Recording/reproducing apparatus for recording/reproducing information to and/or from a plurality of types of recording medium cassettes
KR0140832B1 (ko) Ic 메모리패키지가 장착된 테이프 카세트와 테이프 카세트용 ic 접속 시스템
KR20040029953A (ko) 기록매체의 메모리와 통신을 행하는 통신장치 및 기록매체드라이브 장치
US20030067702A1 (en) Display on cartridge for storage medium
US7694884B2 (en) Removable cartridge identification system
WO1997045837A1 (fr) Systeme de cartouche pour bande magnetique a memoire d'etat de la cartouche
WO1996015509A1 (fr) Stockage d'informations d'identification numeriques sur des bandes en cartouche
US20030067703A1 (en) Data storage cartridge with sensor
US20020114096A1 (en) Apparatus and method for retrieving data cartridge information in a cartridge receiving device
US7212118B1 (en) Pluggable cartridge memory chip and memory access
JPH0776364A (ja) 部品供給テープ
US20030106937A1 (en) Method, apparatus, and program for determining correct cartridge orientation in an automated tape library
JP2004146553A (ja) 部品供給カセット、部品実装装置、及び、部品実装システム
KR100253040B1 (ko) 기록 및 재생 장치
EP0911824B1 (fr) Adaptateur pour unité de disque
EP1235218B1 (fr) Appareil et procédé pour l'extraction de données relatives à une cassette de données dans un système de stockage de supports d' informations
JPH08282776A (ja) カセットケース及びそのカセットラック装置

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AU CA CN JP MX

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA